3-D Modeling of Fringe Gate Capacitance in Complementary FET (CFET)

被引:10
|
作者
Yang, Xiaoqiao [1 ]
Sun, Yabin [1 ]
Liu, Ziyu [2 ]
Liu, Yun [1 ]
Li, Xiaojin [1 ]
Shi, Yanling [1 ]
机构
[1] East China Normal Univ, Dept Elect Engn, Shanghai Key Lab Multidimens Informat Proc, Shanghai 200241, Peoples R China
[2] Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
基金
中国国家自然科学基金; 上海市自然科学基金;
关键词
Capacitance; Logic gates; Integrated circuit modeling; Dielectrics; Parasitic capacitance; Field effect transistors; Capacitors; Complementary FET (CFET); conformal mapping; fringe capacitance; parasitic capacitance; CMOS;
D O I
10.1109/TED.2022.3207974
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, an analytical model for fringe gate capacitance in complementary FET (CFET) is proposed. Three kinds of CFET based on the fin, gate-all-around (GAA) nanowire, and nanosheet are investigated. The fringe capacitance of CFET is separated into n-and p-FETs like dc performance. For each n-or p-FET, the fringe capacitances are divided into seven components according to the geometric topology. Conformal mapping and integral methods are used to calculate the dual-k dielectric perpendicular capacitance and coplanar plate capacitance. The model accuracy is verified with the 3-D field solver. The impact of device parameters on the overall fringe gate capacitance is also evaluated. The proposed fringe gate capacitance model is implanted in the BSIM model and is verified for 3-D TCAD simulations. The proposed model is helpful for reducing the parasitic capacitance in CFET device design and CFET-based circuit design.
引用
收藏
页码:5978 / 5984
页数:7
相关论文
共 50 条
  • [31] A Multilevel FFT Method for the 3-D Capacitance Extraction
    Li, Mengmeng
    Chen, Ru-Shan
    Wang, HuaXia
    Fan, Zhenhong
    Hu, Qian
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (02) : 318 - 322
  • [32] Intelligent 3-D modeling
    Brown, Joseph S.
    Sturm, Steven R.
    Vaught, Jay
    Military Engineer, 1994, 86 (562): : 28 - 30
  • [33] New multipole method, for 3-D capacitance extraction
    Yang, ZZ
    Wang, ZY
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2004, 19 (04) : 544 - 549
  • [34] MAC MODELING IN 3-D
    BARKER, D
    LOEB, LH
    BYTE, 1989, 14 (06): : 219 - 220
  • [35] 3-D COMPUTER MODELING
    HOULDING, SW
    E&MJ-ENGINEERING AND MINING JOURNAL, 1988, 189 (08): : 45 - 47
  • [36] 3-D PHYSICAL MODELING
    GRAY, LJ
    GEOPHYSICS, 1985, 50 (07) : 1195 - 1195
  • [37] 3-D GEOLOGICAL MODELING
    PHILLIPS, DC
    GEOTIMES, 1993, 38 (07): : 14 - 16
  • [38] A fast hierarchical algorithm for 3-D capacitance extraction
    Shi, WP
    Liu, JG
    Kakani, N
    Yu, TJ
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 212 - 217
  • [39] New multipole method for 3-D capacitance extraction
    Zhao-Zhi Yang
    Ze-Yi Wang
    Journal of Computer Science and Technology, 2004, 19 : 544 - 549
  • [40] Sparse transformations and preconditioners for 3-D capacitance extraction
    Yan, S
    Sarin, V
    Shi, WP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (09) : 1420 - 1426