On the detectability of CMOS floating gate transistor faults

被引:9
|
作者
Ivanov, A [1 ]
Rafiq, S
Renovell, M
Azaïs, F
Bertrand, Y
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Intel Corp, Sacramento, CA 95827 USA
[3] Univ Montpellier 2, CNRS, UMR, Lab Comp Sci Robot & Microelect Montpellier, F-34392 Montpellier, France
关键词
defects per million; detection of floating gate defects; floating gate transistor defects; IC testing; I-DDQ testing;
D O I
10.1109/43.905680
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper focuses on the detectability of defects causing the gates of transistors in CMOS integrated circuits to float (open), i.e., on floating gate transistor (FGT) faults. Such faults are known to occur in practice. It is increasingly important to consider their detection to meet high quality requirements for circuits fabricated in deep submicrometer technologies. We focus on the detectability of FGT faults by the standard voltage- and current-based production test strategies that we refer to as static voltage (SV), dynamic voltage (DV), and static current (SC) test strategies. We demonstrate how the behavior of the devices caused by FGT faults depends on two classes of technological and topological parameters: the predictable and unpredictable parameters. We show that an FGT fault can induce abnormal logic values, additional delays, or increased power supply current. We introduce the concept of a detectability interval, i.e., the range of values an unpredictable parameter may assume that allows for the fault detection using a specific test strategy. We illustrate how the detectability intervals for the SV and DV strategies complement that of the SC strategy. In addition, a new test scheme that results in an increased SC detectability of FGT faults is developed. Finally, we demonstrate the effects of initial trapped charges and the effects of coupling to surrounding metal on the detectability intervals of each of the test strategies.
引用
收藏
页码:116 / 128
页数:13
相关论文
共 50 条
  • [41] Dual-control-gate floating gate transistor: a building block for circuit design
    Marzaki, A.
    Bidal, V.
    Laffont, R.
    Rahajandraibe, W.
    Portal, J. -M.
    Bouchakour, R.
    ELECTRONICS LETTERS, 2011, 47 (20) : 1115 - 1116
  • [42] Extending gate-level diagnosis tools to CMOS intra-gate faults
    Fan, X.
    Moore, W. R.
    Hora, C.
    Gronthoud, G.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 685 - 693
  • [43] CMOS Integrated Optical Isolator for Power Transistor Gate Driver
    Thanh-Long Le
    Crebier, Jean-Christophe
    Rouger, Nicolas
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 1298 - 1304
  • [44] Creating a parameterized model of a CMOS transistor with a gate of enclosed layout
    Vinogradov, S. M.
    Atkin, E. V.
    Ivanov, P. Y.
    INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS (ICPPA-2015), PTS 1-4, 2016, 675
  • [45] A Survey on Nano-Scale Double Gate CMOS Transistor
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Traun K.
    Singh, R. P.
    ADVANCED SCIENCE LETTERS, 2015, 21 (09) : 2830 - 2832
  • [46] A gate sizing and transistor fingering strategy for subthreshold CMOS circuits
    Nabavi, Morteza
    Shams, Maitham
    IEICE ELECTRONICS EXPRESS, 2012, 9 (19): : 1550 - 1555
  • [47] A single poly CMOS process evaluation for floating gate applications
    Badila, Marian
    Dunca, Tudor
    Cosmin, Peter
    CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 407 - 410
  • [48] Floating Gate MOSFET Programming Circuit for Standard CMOS Technology
    Hernandez-Garnica, O.
    Gomaz-Castaneda, F.
    Moreno-Cadenas, J. A.
    Flores-Nava, L. M.
    2013 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2013, : 427 - 430
  • [49] Vibration Sensor with Floating Gate Based on Standard CMOS Process
    Yu, Ting
    Peng, Benxian
    Yu, Fengqi
    2013 FOURTH INTERNATIONAL CONFERENCE ON DIGITAL MANUFACTURING AND AUTOMATION (ICDMA), 2013, : 1643 - 1646
  • [50] Low-voltage floating-gate CMOS buffer
    Oezalevli, Erhar
    Qureshi, Muhammad S.
    Hasler, Paul E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1872 - +