A Highly Adaptive and Efficient Router Architecture for Network-on-Chip

被引:4
|
作者
Ahmadinia, Ali [1 ]
Shahrabi, Alireza [1 ]
机构
[1] Glasgow Caledonian Univ, Sch Engn & Comp, Glasgow G4 0BA, Lanark, Scotland
来源
COMPUTER JOURNAL | 2011年 / 54卷 / 08期
关键词
network-on-chip; router architecture; low power design; performance evaluation; INTERCONNECTION; FLOW;
D O I
10.1093/comjnl/bxq098
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip (NoC) is considered to be the solution for the communication demands of future multi-core systems. Efficient buffer management is not only instrumental in the overall performance of the on-chip networks but also greatly affects the network energy consumption. To increase the quality of service in NoCs and to efficiently utilize the available hardware resources, a novel adaptive router is proposed. Exploiting the notion of adaptivity, the proposed router adapts itself in terms of buffer size allocation for each input channel according to their corresponding traffic rate at run time, thus utilizing the maximum available buffer resources and improving quality of service in NoCs. For this reason, a flexible ring buffer architecture is proposed, which can be used by all input channels in the router. Implementation results show up to 50% in reducing power consumption and up to five times reduction in memory utilization in router architectures when compared with a traditional router. Moreover, our extensive simulation study shows that the proposed router architecture enhances the network performance by increasing the acceptance traffic rate and decreasing the average message latency.
引用
收藏
页码:1295 / 1307
页数:13
相关论文
共 50 条
  • [11] FPGA BASED DESIGN AND ARCHITECTURE OF NETWORK-ON-CHIP ROUTER FOR EFFICIENT DATA PROPAGATION
    Krutthika, Hirebasur Krishnappa
    Aswatha, Anur Rangappa
    [J]. IIOAB JOURNAL, 2020, 11 : 17 - 25
  • [12] Multicast parallel pipeline router architecture for network-on-chip
    Samman, Faizal A.
    Hollstein, Thomas
    Glesner, Manfred
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1200 - 1205
  • [13] Congestion-Aware Network-on-Chip Router Architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    [J]. 15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 137 - 144
  • [14] AN EFFICIENT ROUTER ARCHITECTURE FOR NETWORK ON CHIP
    Shahrabi, A.
    Ahmadinia, A.
    [J]. PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 405 - 412
  • [15] Roundabout: a Network-on-Chip Router with Adaptive Buffer Sharing
    Effiong, Charles
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    [J]. 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 65 - 68
  • [16] Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology
    Zhang, Yang
    [J]. JOURNAL OF TESTING AND EVALUATION, 2014, 42 (06) : 1323 - 1334
  • [17] Clock Boosting Router: Increasing the Performance of an Adaptive Router in Network-on-Chip (NoC)
    Lee, S. E.
    Bagherzadeh, N.
    [J]. SCIENTIA IRANICA, 2008, 15 (06) : 579 - 588
  • [18] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [19] Savior: A Reliable Fault Resilient Router Architecture for Network-on-Chip
    Hussain, Ayaz
    Irfan, Muhammad
    Baloch, Naveed Khan
    Draz, Umar
    Ali, Tariq
    Glowacz, Adam
    Dunai, Larisa
    Antonino-Daviu, Jose
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 18
  • [20] Designing fault-tolerant network-on-chip router architecture
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Pedram, H.
    Zarandi, H. R.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1181 - 1192