Statistical timing for parametric yield prediction of digital integrated circuits

被引:0
|
作者
Jess, JAG [1 ]
Kalafala, K [1 ]
Naidu, SR [1 ]
Otten, RHJM [1 ]
Visweswariah, C [1 ]
机构
[1] Eindhoven Univ Technol, NL-5600 MB Eindhoven, Netherlands
关键词
statistical timing; yield prediction;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Uncertainty in circuit performance due to manufacturing and environmental variations is increasing with each new generation of technology. It is therefore important to predict the performance of a chip as a probabilistic quantity. This paper proposes three novel algorithms for statistical timing analysis and parametric yield prediction of digital integrated circuits. The methods have been implemented in the context of the EinsTimer static timing analyzer. Numerical results are presented to study the strengths and weaknesses of these complementary approaches. Across-the-chip variability continues to be accommodated by EinsTimer's "Linear Combination of Delay (LCD)" mode. Timing analysis results in the face of statistical temperature and V-dd variations are presented on an industrial ASIC part on which a bounded timing methodology leads to surprisingly wrong results.
引用
收藏
页码:932 / 937
页数:6
相关论文
共 50 条
  • [21] Toward stochastic design for digital circuits - Statistical static timing analysis
    Tsukiyama, S
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 762 - 767
  • [22] Statistical Timing Yield Improvement of Dynamic Circuits Using Negative Capacitance Technique
    Mostafa, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1747 - 1750
  • [23] TIMING SIMULATION OF DIGITAL CMOS INTEGRATED-CIRCUITS USING ELSIM
    MALOWANY, ME
    MALOWANY, AS
    PROCEEDINGS OF THE 1989 SUMMER COMPUTER SIMULATION CONFERENCE, 1989, : 145 - 150
  • [24] EFFECT OF STATISTICAL AND SYSTEMATIC FAILURES ON THE PROCESS YIELD OF INTEGRATED-CIRCUITS
    HILBERG, W
    FREQUENZ, 1979, 33 (11) : 320 - 326
  • [25] Statistical Models of Overdispersed Spatial Defects for Predicting the Yield of Integrated Circuits
    Yuan, Tao
    Bae, Suk Joo
    Kuo, Yue
    IEEE TRANSACTIONS ON RELIABILITY, 2020, 69 (02) : 510 - 521
  • [26] Predicting the yield of photonic integrated circuits using statistical compact modeling
    Pond, James
    Klein, Jackson
    Fluckiger, Jonas
    Wang, Xu
    Lu, Zeqin
    Jhoja, Jaspreet
    Chrostowski, Lukas
    INTEGRATED OPTICS: PHYSICS AND SIMULATIONS III, 2017, 10242
  • [27] Practical Monte-Carlo Based Timing Yield Estimation of Digital Circuits
    Jaffari, Javid
    Anis, Mohab
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 807 - 812
  • [28] Statistical timing and leakage power analysis of PD-SOI digital circuits
    Kyung Ki Kim
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 127 - 136
  • [29] Statistical timing and leakage power analysis of PD-SOI digital circuits
    Kim, Kyung Ki
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 127 - 136
  • [30] Behavioral macromodels of digital integrated circuits for RF immunity prediction
    Stievano, I. S.
    Vialardi, E.
    Canavero, F. G.
    EMC ZURICH-MUNICH 2007, SYMPOSIUM DIGEST, 2007, : 5 - 8