Determining Minimal Testsets for Reversible Circuits Using Boolean Satisfiability

被引:0
|
作者
Zhang, Hongyan [1 ]
Frehse, Stefan [1 ]
Wille, Robert [1 ]
Drechsler, Rolf [1 ]
机构
[1] Univ Bremen, Inst Comp Sci, D-28359 Bremen, Germany
来源
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Reversible circuits are an attractive computation model as they theoretically enable computations with close to zero power consumption. Furthermore, reversible circuits found significant attention in the domain of quantum computation. With the emergence of first physical realizations for this kind of circuits, also testing issues become of interest. Accordingly, first approaches for automatic test pattern generation have been introduced. However, they suffer either from their limited scalability or do not generate a minimal testset. In this paper, a SAT-based algorithm for the determination of minimal complete testsets is proposed. An experimental evaluation of the proposed method shows that the algorithm is applicable to reversible circuits with more than 2 000 gates.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Using configurable computing to accelerate Boolean satisfiability
    Zhong, PX
    Martonosi, M
    Ashar, P
    Malik, S
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 861 - 868
  • [32] ALLOCATION OF AVIONICS COMMUNICATION USING BOOLEAN SATISFIABILITY
    Carta, Daniela Cristina
    Parente de Oliveira, Jose Maria
    Starr, Rodrigo Rizzi
    [J]. 2012 IEEE/AIAA 31ST DIGITAL AVIONICS SYSTEMS CONFERENCE (DASC), 2012,
  • [33] Exact Template Matching Using Boolean Satisfiability
    Abdessaied, Nabila
    Soeken, Mathias
    Wille, Robert
    Drechsler, Rolf
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 328 - 333
  • [34] Boolean Satisfiability using Noise Based Logic
    Lin, Pey-Chang Kent
    Mandal, Ayan
    Khatri, Sunil P.
    [J]. 2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1256 - 1257
  • [35] Scalable program analysis using Boolean satisfiability
    Aiken, Alex
    [J]. Fourth ACM & IEEE International Conference on Formal Methods and Models for Co-Design, Proceedings, 2006, : 89 - 89
  • [36] Scalable error detection using boolean satisfiability
    Xie, YC
    Aiken, A
    [J]. ACM SIGPLAN NOTICES, 2005, 40 (01) : 351 - 363
  • [37] Synthesis of reversible circuits with minimal costs
    Guowu Yang
    Xiaoyu Song
    William N. N. Hung
    Marek A. Perkowski
    Chang-Jun Seo
    [J]. Calcolo, 2008, 45 : 193 - 206
  • [38] Synthesis of reversible circuits with minimal costs
    Yang, Guowu
    Song, Xiaoyu
    Hung, William N. N.
    Perkowski, Marek A.
    Seo, Chang-Jun
    [J]. CALCOLO, 2008, 45 (03) : 193 - 206
  • [39] StatSAT: A Boolean Satisfiability based Attack on Logic-Locked Probabilistic Circuits
    Mondal, Ankit
    Zuzak, Michael
    Srivastava, Ankur
    [J]. PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [40] Ant colony optimization and its application to boolean satisfiability for digital VLSI circuits
    Sethuram, Rajamani
    Parashar, Manish
    [J]. 2006 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, VOLS 1 AND 2, 2007, : 494 - 499