Temperature Analysis of a Dopingless TFET Considering Interface Trap Charges for Enhanced Reliability

被引:21
|
作者
Sharma, Suruchi [1 ]
Basu, Rikmantra [1 ]
Kaur, Baljit [1 ]
机构
[1] Natl Inst Technol Delhi, Dept Elect & Commun Engn, New Delhi 110036, India
关键词
Analog/RF; heterojunction dopingless tunnel field-effect transistor (TFET); interface trap charge (ITC); linearity; temperature; FIELD-EFFECT TRANSISTOR; TUNNEL FET; SOI MOSFETS; PERFORMANCE; DESIGN;
D O I
10.1109/TED.2022.3156895
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The dopingless tunnel field-effect transistors (DLTFETs) are captivating researchers over conventional TFETs as the former eliminates fabrication-related challenges such as random dopant fluctuations, requisite high thermal budget, and expensive annealing techniques, along with providing benefits of conventional TFET such as extremely low OFF-state current (I-OFF), less than 60-mV/dec average subthreshold swing, and immunity toward short-channel effects. However, DLTFET also faces challenges of low ON-state current (I-ON) and variation in electrical characteristics with temperature as bandgap of semiconductor material varies with temperature. So, in this article, we investigate the temperature-associated variations of Si/Ge heterojunction asymmetric-double-gate DLTFET (HJ-ADG-DLTFET) under the influence of interface trap charges (ITCs) for reliability assessment. This is done by investigating the effect of ITC along with temperature variations from 200 to 500 K, on analog/RF and linear performance metrics via simulations using Silvaco ATLAS. It is found that the Shockley-Read-Hall (SRH) phenomenon dominates at lower gate bias, resulting in I-OFF degradation at elevated temperatures. However, band-to-band tunneling (BTBT) phenomenon is prevalent at large gate voltage, which is weakly dependent on variations in temperature. Accordingly, at high temperatures, I-OFF is deteriorated by an order of 10(5), that is, increases from 10(-17) A (200 K) to 10(-12) A (500 K). Also, at high temperatures, the reduction in threshold voltage (V-th) and delay (tau) and, increment in cut-off frequency (f(T)) is observed, causing up-gradation in device performance. Furthermore, the impact of source-gate length (L-GAP,L- S), drain-gate length (L-GAP,L- D), andsemiconductorbody thickness(T-Si) variations are also investigated.
引用
收藏
页码:2692 / 2697
页数:6
相关论文
共 50 条
  • [41] Impact of interface trap charges on device level performances of a lateral/vertical gate stacked Ge/Si TFET-on-SELBOX-substrate
    Singh, Ashish Kumar
    Tripathy, Manas Ranjan
    Baral, Kamalaksha
    Singh, Prince Kumar
    Jit, Satyabrata
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (09):
  • [42] Impact of interface trap charges on device level performances of a lateral/vertical gate stacked Ge/Si TFET-on-SELBOX-substrate
    Ashish Kumar Singh
    Manas Ranjan Tripathy
    Kamalaksha Baral
    Prince Kumar Singh
    Satyabrata Jit
    Applied Physics A, 2020, 126
  • [43] Effect of temperature in selective buried oxide TFET in the presence of trap and its RF analysis
    Ghosh, Puja
    Bhowmick, Brinda
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2020, 30 (08)
  • [44] Evaluation of Analog Circuit Performance for Ferroelectric SOI MOSFETs considering Interface Trap Charges and Gate Length Variations
    Lu, Yi-Chun
    Hu, Vita Pi-Ho
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 105 - 106
  • [45] Impact of negative capacitance effect on Germanium Double Gate pFET for enhanced immunity to interface trap charges
    Bansal, Monika
    Kaur, Harsupreet
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 117 : 189 - 199
  • [46] Hot Carrier Reliability Issues of Junction less Transistor due to Interface Trap Charges for Analog/RF Applications
    Pratap, Yogesh
    Haldar, S.
    Gupta, R. S.
    Gupta, Mridula
    PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 299 - 302
  • [47] Assessment of Negative Bias Temperature Instability Due to Interface and Oxide Trapped Charges in Gate-All-Around TFET Devices
    Kumar, Pankaj
    Koley, Kalyan
    Askari, Syed Sadique Anwer
    Maurya, Ashish
    Kumar, Subindu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 157 - 165
  • [48] Impact of Interface Trap Charges on Analog/RF and Linearity Performances of Dual-Material Gate-Oxide-Stack Double-Gate TFET
    Singh, Km. Sucheta
    Kumar, Satyendra
    Nigam, Kaushal
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (02) : 404 - 412
  • [49] Interface Trap Charges Analysis on DC and High Frequency Characteristics of UTBB-FDSOI FET
    Awadhiya, Bhaskar
    Yadav, Shivendra
    Acharya, Abhishek
    SILICON, 2023, 15 (02) : 937 - 942
  • [50] Interface Trap Charges Analysis on DC and High Frequency Characteristics of UTBB-FDSOI FET
    Bhaskar Awadhiya
    Shivendra Yadav
    Abhishek Acharya
    Silicon, 2023, 15 : 937 - 942