2-D Systolic Array architecture of CBNS based Discrete Hilbert Transform Processor

被引:1
|
作者
Mukherjee, Madhumita [1 ]
Sanyal, Salil Kumar [1 ]
机构
[1] Jadavpur Univ, Dept ETCE, Kolkata 700032, India
关键词
Complex binary number system; Discrete Hilbert transform; Fast Fourier transform; Systolic array; FPGA;
D O I
10.1016/j.micpro.2020.103509
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an optimized design of Discrete Hilbert Transform (DHT) processor using Complex Binary Number System (CBNS). The conventional implementation of DHT based on the "divide and conquer'' approach involves two separate computational units for the real and imaginary parts, which requires a large silicon area and increases the path delay. In contrast, incorporation of CBNS in transformation techniques facilitates complex-valued signal processing through a single computational unit. The CBNS-DHT processor has been designed using the standard computational method of Fast Fourier Transform (FFT). The 2-D Systolic Array architecture along with a novel processing element has been proposed for CBNS based Complex-valued FFT (CFFT) and Inverse FFT (CIFFT) computations. The architecture of CBNS-CFFT/CIFFT has been extended to develop the CBNS-DHT processor on the Zynq-7000 family, XC7Z020-CLG484 FPGA platform. A comparative performance analysis of CBNS-DHT and Normal Binary Number System (NBNS)-DHT highlights the efficiency of CBNS-DHT in terms of VLSI parameters - silicon area, path-delay and memory utilization. CBNS-CFFT shows significant improvement in path delay and area consumption as compared to NBNS-CFFT for both Twiddle Factors and FFT size, which proves that CBNS based CFFT and DHT processor design is more efficient in terms of speed and area requirements.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] A distributed memory and control architecture for 2-D discrete wavelet transform
    Singh, J
    Antoniou, A
    Shpak, DJ
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 387 - 390
  • [42] A scalable pipelined architecture for separable 2-D discrete wavelet transform
    Jou, JM
    Chen, PY
    Shiau, YH
    Liang, MS
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 205 - 208
  • [43] A programmable parallel VLSI architecture for 2-D discrete wavelet transform
    Chen, CY
    Yang, ZL
    Wang, TC
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 151 - 163
  • [44] VLSI systolic array architecture for the lattice structure of the discrete wavelet transform
    Reyes, CEC
    Bruguera, JD
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 605 - 608
  • [45] VLSI Implementation of Discrete Wavelet Transform using Systolic Array Architecture
    Sumanth, S. Sankar
    Kutty, K. A. Narayanan
    Advances in Computer and Informatiom Sciences and Engineering, 2008, : 467 - 472
  • [46] A speed-optimized systolic array processor architecture for spatio-temporal 2-D IIR broadband beam filters
    Madanayake, H. L. P. Arjuna
    Bruton, Leonard T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (07) : 1953 - 1966
  • [47] Flipping Based High Performance Pipelined VLSI Architecture for 2-D Discrete Wavelet Transform
    Todkar, Swati
    Shastry, P. V. S.
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2015, : 832 - 836
  • [48] Memory-efficient architecture of 2-D lifting-based discrete wavelet transform
    Hsia, Chih-Hsien
    Li, Wei-Ming
    Chiang, Jen-Shiun
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (05) : 629 - 643
  • [49] The 2-D Hilbert transform in magnetic recording
    Mayergoyz, I. D.
    McAvoy, P.
    Tse, C.
    Krafft, C.
    Tseng, C.
    IEEE TRANSACTIONS ON MAGNETICS, 2006, 42 (10) : 2282 - 2284
  • [50] A RECONFIGURABLE SYSTOLIC ARRAY ARCHITECTURE FOR THE 2D-DISCRETE TIME DECONVOLUTION
    JARAGH, MH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 74 (03) : 369 - 380