Low power FPGA-based image processing core for wireless capsule endoscopy

被引:30
|
作者
Turcza, Pawel [1 ,3 ]
Duplaga, Mariusz [2 ,3 ]
机构
[1] AGH Univ Sci & Technol, PL-30059 Krakow, Poland
[2] Jagiellonian Univ, Coll Med, PL-31531 Krakow, Poland
[3] Jagiellonian Univ, Ctr Innovat Technol Transfer & Univ Dev, PL-31110 Krakow, Poland
关键词
Image compression; Wireless capsule endoscopy; FPGA; COMPRESSION; TRANSMISSION; SYSTEM;
D O I
10.1016/j.sna.2011.09.026
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper presents an FPGA-based image and data processing core for future generation wireless capsule endoscopy (WCE). The main part of the presented core is an image compressor, for which a hardware implementation architecture requiring only two clock cycles for processing a single image pixel is proposed. Apart from the image compressor, the presented core includes a camera interface, a FIFO queue storing the compressed image bitstream, a forward error correction encoder protecting transmitted data against random and burst transmission errors, and a system controller supervising internal WCE operations. The presented core has been implemented in a single ultra low power, 65 nm FPGA chip. Power consumption of the designed FPGA core was determined to be comparable to other ASIC-based WCE systems. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:552 / 560
页数:9
相关论文
共 50 条
  • [31] A low power digital IC design inside the wireless endoscopy capsule
    Xie, Xiang
    Li, GuoLin
    Chen, XinKai
    Liu, Lu
    Zhang, Chun
    Wang, ZhiHua
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 217 - 220
  • [32] FPGA-Based Image Processing for Seamless Tiled Display System
    Wang, Mingyu
    Han, Yan
    Wang, Rui
    Liu, Xiaopeng
    Qian, Yuji
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON SOFT COMPUTING TECHNIQUES AND ENGINEERING APPLICATION, ICSCTEA 2013, 2014, 250 : 451 - 456
  • [33] FPGA-based platform for image and video processing embedded systems
    Toledo, F. Javier
    Martinez, J. Javier
    Ferrandez, J. Manuel
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 171 - +
  • [34] FPGA-based real time digital image processing system
    Thitimajshima, Punya
    Advances in Physics, Electronics and Signal Processing Applications, 2000, : 357 - 359
  • [35] FPGA-based Image Processing System for Remote Robot Control
    Jin, Seunghun
    Kim, Dongkyun
    Pham, Xuan Dai
    Jeon, Jae Wook
    2008 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS, VOLS 1-4, 2009, : 120 - 124
  • [36] Framework for Parameter Analysis of FPGA-based Image Processing Architectures
    Reichenbach, Marc
    Pfundt, Benjamin
    Fey, Dietmar
    PROCEEDINGS INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS - ARCHITECTURES, MODELING AND SIMULATION (SAMOS XV), 2015, : 96 - 102
  • [37] A high level FPGA-based abstract machine for image processing
    Bouridane, A
    Crookes, D
    Donachy, P
    Alotaibi, K
    Benkrid, K
    JOURNAL OF SYSTEMS ARCHITECTURE, 1999, 45 (10) : 809 - 824
  • [38] FPGA-based customizable systolic architecture for image processing applications
    Saldaña, G
    Arias-Estrada, M
    2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig 2005), 2005, : 17 - 24
  • [39] WIRELESS CAPSULE ENDOSCOPY IMAGE CLASSIFICATION BASED ON VECTOR SPARSE CODING
    Ma, Tao
    Zou, Yuexian
    Xiang, Zhiqiang
    Li, Lei
    Li, Yi
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 582 - 586
  • [40] Low-Power FPGA-Based Display Processing Module for Head-Mounted Displays
    Sengupta, Dipanjan
    Hoskinson, Reynald
    Mirabbasi, Shahriar
    Ivanov, Milen
    Abdollahi, Hamid
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 661 - +