Test generation and fault simulation methods on the basis of cubic algebra for digital devices

被引:0
|
作者
Hahanov, V [1 ]
Babich, A [1 ]
机构
[1] Kharkov State Tech Univ Radio Elect, Kharkov, Ukraine
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Models and methods of digital circuit analysis for test generation and fault simulation are offered The two-frame cubic algebra for compact description of sequential primitive element (here and further, primitive) in form of cubic coverings is used It is used for digital circuit designing, fault simulation and fault-free simulation as well. Problems of digital circuit testing are formulated as linear equations. The described cubic fault simulation method allows to propagate primitive fault lists from its inputs to outputs; to generate analytical equations for deductive fault simulation of digital circuit at gate,functional and algorithmic description levels; to build compilative and interpretative fault simulators for digital circuit. The fault list cubic coverings (FLCC), which allow to create single sensitization paths, are proposed The test generation method for single stuck-at-fault (SSF) detection with usage of FLCC is developed.
引用
收藏
页码:228 / 235
页数:8
相关论文
共 50 条
  • [1] Fault cubic simulation for digital devices
    Hahanov, V
    Krivoulya, G
    Rustinov, V
    Sisenko, I
    Egorov, A
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2001, : 112 - 115
  • [2] Checking test generation for sequential digital devices based on symbolic fault simulation
    Skobtsov, VY
    Skobtsov, YA
    AUTOMATIC CONTROL AND COMPUTER SCIENCES, 1999, 33 (04) : 65 - 74
  • [3] Evolutionary test generation methods for digital devices
    Skobtsov Y.A.
    Skobtsov V.Y.
    Lecture Notes in Electrical Engineering, 2011, 79 : 331 - 361
  • [4] ATPG system and fault simulation methods for digital devices
    Hahanov, V
    Pudov, V
    Sysenko, I
    PROGRAMMABLE DEVICES AND SYSTEMS 2001, 2002, : 263 - 267
  • [5] Defect-oriented fault simulation and test generation in digital circuits
    Kuzmicz, W
    Pleskacz, W
    Raik, J
    Ubar, R
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 365 - 371
  • [6] Symbolic fault simulation for sequential digital devices
    Skobtsov, VY
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1997, (05): : 40 - 50
  • [7] A/MS Benchmark Circuits for Comparing Fault Simulation, DFT, and Test Generation Methods
    Sunter, Stephen
    Sarson, Peter
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [8] Digital fault simulation and test development using JESIM
    Motorola, Boynton Beach, FL, United States
    Southcon Conference Record, 1995, : 106 - 110
  • [9] A delay fault model for at-speed fault simulation and test generation
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 257 - +
  • [10] Methods of Modeling of the Test Inputs for Analysis the Digital Devices
    Melnik, Vladimir I.
    Mikhailov, Alexander N.
    Grishkin, Valery M.
    Ovsyannikov, Dmitri A.
    Yelaev, Yevgeny V.
    2014 INTERNATIONAL CONFERENCE ON COMPUTER TECHNOLOGIES IN PHYSICAL AND ENGINEERING APPLICATIONS (ICCTPEA), 2014, : 112 - 113