A scalable hardware architecture to support applications of the HAIPE 3.1 standard

被引:0
|
作者
Boorman, Brian C. [1 ]
Mackey, Christopher D. [1 ]
Kurdziel, Michael T. [1 ]
机构
[1] Harris Corp, RF Commun Div, Rochester, NY USA
来源
2007 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1-8 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Developers are actively pursuing embedments of the new HAIPE 3.1 standard for secure IP communications. Depending on underlying channel capacities or other aspects of individual applications, different levels of performance may be required The challenge is to provide a hardware platform that provides the required level of computational support, but optimized with respect to cost, size, weight, etc. This paper will present an overview of these challenges and will describe an innovative, scalable hardware architecture that addresses them. Performance data was gathered for a series of architecture configuration experiments. Performance data is presented along with discussion and recommendations for future work.
引用
收藏
页码:711 / 718
页数:8
相关论文
共 50 条
  • [41] Formal Verification of Hardware Support For Advanced Encryption Standard
    Slobodova, Anna
    2008 FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2008, : 61 - 64
  • [42] A Flexible Scalable Hardware Architecture for Radial Basis Function Neural Networks
    Mohammadi, Mahnaz
    Satpute, Nitin
    Ronge, Rohit
    Chandiramani, Jayesh Ramesh
    Nandy, S. K.
    Raihan, Aamir
    Verma, Tanmay
    Narayan, Ranjani
    Bhattacharya, Sukumar
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 505 - 510
  • [43] Scalable Hardware Efficient Architecture for Parallel FIR Filters with Symmetric Coefficients
    Ye, Jinghao
    Yanagisawa, Masao
    Shi, Youhua
    ELECTRONICS, 2022, 11 (20)
  • [44] Scalable 10 Gbps TCP/IP Stack Architecture for Reconfigurable Hardware
    Sidler, David
    Alonso, Gustavo
    Blott, Michaela
    Karras, Kimon
    Vissers, Kees
    Carley, Raymond
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 36 - 43
  • [45] A Scalable and Efficient Hardware Architecture for Montgomery Modular Division in Dual Field
    Yi, Suwen
    Li, Wei
    Dai, Zibin
    PROCEEDINGS OF 2016 10TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2016, : 34 - 38
  • [46] Picos. A hardware runtime architecture support for OmpSs
    Yazdanpanah, Fahimeh
    Alvarez, Carlos
    Jimenez-Gonzalez, Daniel
    Badia, Rosa M.
    Valero, Mateo
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2015, 53 : 130 - 139
  • [47] A Hardware Efficient Support Vector Machine Architecture for FPGA
    Irick, Kevin M.
    DeBole, Michael
    Narayanan, Vijaykrishnan
    Gayasen, Aman
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 304 - 305
  • [48] Scalable and Efficient Hardware Architectures for Authenticated Encryption in IoT Applications
    Khan, Safiullah
    Lee, Wai-Kong
    Hwang, Seong Oun
    IEEE INTERNET OF THINGS JOURNAL, 2021, 8 (14) : 11260 - 11275
  • [49] Efficient Optimization and Hardware Acceleration of CNNs towards the Design of a Scalable Neuro-inspired Architecture in Hardware
    Vu, The H.
    Murakami, Ryunosuke
    Okuyama, Yuichi
    Ben Abdallah, Abderazek
    2018 IEEE INTERNATIONAL CONFERENCE ON BIG DATA AND SMART COMPUTING (BIGCOMP), 2018, : 326 - 332
  • [50] Low-Area Scalable Hardware Architecture for DMM-1 Encoder of 3D-HEVC Video Coding Standard
    Sanchez, Gustavo
    Agostini, Luciano
    Mor, Filipo
    Marcon, Cesar
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 36 - 40