A scalable hardware architecture to support applications of the HAIPE 3.1 standard

被引:0
|
作者
Boorman, Brian C. [1 ]
Mackey, Christopher D. [1 ]
Kurdziel, Michael T. [1 ]
机构
[1] Harris Corp, RF Commun Div, Rochester, NY USA
来源
2007 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1-8 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Developers are actively pursuing embedments of the new HAIPE 3.1 standard for secure IP communications. Depending on underlying channel capacities or other aspects of individual applications, different levels of performance may be required The challenge is to provide a hardware platform that provides the required level of computational support, but optimized with respect to cost, size, weight, etc. This paper will present an overview of these challenges and will describe an innovative, scalable hardware architecture that addresses them. Performance data was gathered for a series of architecture configuration experiments. Performance data is presented along with discussion and recommendations for future work.
引用
收藏
页码:711 / 718
页数:8
相关论文
共 50 条
  • [31] Hardware/Software FPGA Architecture for Robotics Applications
    Moctezuma Eugenio, Juan Carlos
    Arias Estrada, Miguel
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2009, 5453 : 27 - 38
  • [32] A scalable multiagent system architecture for interactive applications
    Vigueras, Guillermo
    Orduna, Juan M.
    Lozano, Miguel
    Jegou, Yvon
    SCIENCE OF COMPUTER PROGRAMMING, 2013, 78 (06) : 715 - 724
  • [33] A Scalable Hardware Architecture for Multi-Layer Spiking Neural Networks
    Ying, Zhaozhong
    Luo, Chong
    Zhu, Xiaolei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 839 - 842
  • [34] A directional and scalable streaming deblocking filter hardware architecture for HEVC decoder
    Baldev, Swamy
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    Anumandla, Kiran Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [35] Scalable Full Hardware Logic Architecture for Gradient Boosted Tree Training
    Sadasue, Tamon
    Isshiki, Tsuyoshi
    28TH IEEE INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2020, : 234 - 234
  • [36] Hardware Fault Containment in Scalable Shared-Memory Multiprocessors Architecture
    Teodosiu, D.
    Baxter, J.
    Govil, K.
    Chapin, J.
    Computer Architecture News, 25 (02):
  • [37] Efficient scalable hardware architecture for Montgomery inverse computation in GF(P)
    Gutub, AAA
    Tenca, AF
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 93 - 98
  • [38] Efficient Scalable Hardware Architecture for Highly Performant Encoded Neural Networks
    Wouafo, Hugues
    Chavet, Cyrille
    Coussy, Philippe
    Danilo, Robin
    2017 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2017,
  • [39] An efficient scalable parallel hardware architecture for multilayer spiking neural networks
    Nuno-Maganda, Marco Aurelio
    Arias-Estrada, Miguel
    Torres-Huitzil, Cesar
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 167 - +
  • [40] Scalable Hardware Architecture for Montgomery Inversion Computation in Dual-Field
    Dai Zi-bin
    Qin Fan
    Yang Xiao-hui
    2009 WASE INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING, ICIE 2009, VOL II, 2009, : 206 - 209