UDSM (ultra-deep sub-micron)-aware post-layout power optimization for ultra low-power CMOS VLSI

被引:0
|
作者
Choi, KW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
low-power design; nanometer design; time slack distribution; device and interconnect co-optimization;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an efficient approach to minimize total power (switching, short-circuit, and leakage power) without performance loss for ultra-low power CMOS circuits in nanometer technologies. We present a framework for combining supply/threshold voltage scaling, gate sizing, and interconnect scaling techniques for power optimization and propose an efficient heuristic algorithm which ensures that the total slack budget is maximal and the total power is minimal in the presence of back end (post-layout-based) UDSM effects. We have tested the proposed algorithms on a set of benchmark circuits and some building blocks of a synthesizable ARM core. The experimental results show that our polynomial-time solvable strategy delivers over an order of magnitude savings in total power without compromising performance.
引用
收藏
页码:72 / 77
页数:6
相关论文
共 50 条
  • [31] Design of Ultra-low Power CMOS Cells for Temperature Sensors in VLSI
    Nath, V.
    Kumari, Ruchika
    Das, B. N.
    Gupta, R. N.
    Singh, L. K.
    Yadav, K. S.
    Jeong, Taikyeong Ted
    [J]. 2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 116 - +
  • [32] A new level shifter in ultra deep sub-micron for low to wide range voltage applications
    Koo, KH
    Seo, JH
    Ko, ML
    Kim, JW
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 155 - 156
  • [33] An Ultra Low-Power CMOS Transceiver Using Various Low-Power Techniques for LR-WPAN Applications
    Kwon, Yong-Il
    Park, Sang-Gyu
    Park, Ta-Joon
    Cho, Koon-Shik
    Lee, Hai-Young
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (02) : 324 - 336
  • [34] Power Supply Energy Optimization for Ultra Low-Power Wireless Sensor Nodes
    Tanevski, Mitko
    Boegli, Alexis
    Farine, Pierre-Andre
    [J]. 2013 IEEE SENSORS APPLICATIONS SYMPOSIUM (SAS), 2013, : 176 - 181
  • [35] A low-power CMOS LNA for ultra-wideband wireless receivers
    Lee, Yi-Ching
    Tarng, Jenn-Hwan
    [J]. IEICE ELECTRONICS EXPRESS, 2007, 4 (09): : 294 - 299
  • [36] Sub-micron scale patterning of fluorescent silver nanoclusters using low-power laser
    Puskal Kunwar
    Jukka Hassinen
    Godofredo Bautista
    Robin H. A. Ras
    Juha Toivonen
    [J]. Scientific Reports, 6
  • [37] Ultra Low-Power and Noise Tolerant CMOS Dynamic Circuit Technique
    Meher, Preetisudha
    Mahapatra, K. K.
    [J]. 2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 1175 - 1179
  • [38] An Ultra Low-Power, High-PSRR CMOS Voltage Reference
    Yousefi, Somayeh
    Jalali, Mohsen
    [J]. 2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 428 - 432
  • [39] Sub-micron scale patterning of fluorescent silver nanoclusters using low-power laser
    Kunwar, Puskal
    Hassinen, Jukka
    Bautista, Godofredo
    Ras, Robin H. A.
    Toivonen, Juha
    [J]. SCIENTIFIC REPORTS, 2016, 6
  • [40] Precomputation-based guarding and a robust power gating strategy in deep sub-micron CMOS
    Abdollahi, Afshin
    Pedram, Massoud
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2007, 2 (02) : 171 - 190