UDSM (ultra-deep sub-micron)-aware post-layout power optimization for ultra low-power CMOS VLSI

被引:0
|
作者
Choi, KW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
low-power design; nanometer design; time slack distribution; device and interconnect co-optimization;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an efficient approach to minimize total power (switching, short-circuit, and leakage power) without performance loss for ultra-low power CMOS circuits in nanometer technologies. We present a framework for combining supply/threshold voltage scaling, gate sizing, and interconnect scaling techniques for power optimization and propose an efficient heuristic algorithm which ensures that the total slack budget is maximal and the total power is minimal in the presence of back end (post-layout-based) UDSM effects. We have tested the proposed algorithms on a set of benchmark circuits and some building blocks of a synthesizable ARM core. The experimental results show that our polynomial-time solvable strategy delivers over an order of magnitude savings in total power without compromising performance.
引用
收藏
页码:72 / 77
页数:6
相关论文
共 50 条
  • [21] A high DC-gain low-power current recycling amplifier in deep sub-micron technology
    Zhang, Qisheng
    Deng, Ming
    Zhang, Qimao
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (19):
  • [22] An Ultra Low-Voltage, Ultra Low-Power CMOS Mixer Using the Body Effect
    Zoka, Negar
    Kargaran, Ehsan
    Nabovati, Ghazal
    Nabovati, Hooman
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [23] Low-power MPEG-4 motion estimator design for deep sub-micron multimedia SoC
    Yeon, GS
    Jun, CH
    Hwang, TJ
    Lee, S
    Wee, JK
    [J]. KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 3, PROCEEDINGS, 2005, 3683 : 449 - 455
  • [24] An Ultra Low-Power CMOS Automatic Action Potential Detector
    Gosselin, Benoit
    Sawan, Mohamad
    [J]. IEEE TRANSACTIONS ON NEURAL SYSTEMS AND REHABILITATION ENGINEERING, 2009, 17 (04) : 346 - 353
  • [25] A low-power CMOS modulator for ultra-wideband transmitters
    Mazlouman, Shahrzad Jalali
    Mahanfar, Alireza
    Mirabbasi, Shahriar
    [J]. 2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 381 - 384
  • [26] A LOW-POWER INTERFACE FOR EDDY CURRENT DISPLACEMENT SENSORS IN SUB-MICRON APPLICATIONS'
    Nabavi, Mohammad Reza
    Nihtianov, Stoyan
    [J]. 2008 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2008, : 17 - 20
  • [27] Ultra-Broadband, Low-Power, 2x2 Electro-Optic Switch using Sub-Micron Silicon Waveguides
    Van Campenhout, Joris
    Green, William M. J.
    Assefa, Solomon
    Vlasov, Yurii A.
    [J]. 2010 CONFERENCE ON OPTICAL FIBER COMMUNICATION OFC COLLOCATED NATIONAL FIBER OPTIC ENGINEERS CONFERENCE OFC-NFOEC, 2010,
  • [28] Device and technology optimizations for low power design in deep sub-micron regime
    Chen, K
    Hu, CM
    [J]. 1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 312 - 316
  • [29] A CMOS voltage reference based on threshold voltage for ultra low-voltage and ultra low-power
    Ferreira, LHDC
    Pimenta, TC
    [J]. 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 10 - 12
  • [30] A Low-Power CMOS Power Amplifier for Implanted Biomedical Ultra Wideband (UWB) Applications
    Wang, L. Y.
    Li, B.
    Wu, Z. H.
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 608 - 610