Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology

被引:15
|
作者
Bae, Woorham [1 ]
Jeong, Gyu-Seob [1 ]
Kim, Yoonsoo [2 ]
Chi, Han-Kyu [3 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] AnaPass, Seoul 123860, South Korea
[3] SK Hynix, Inchon 467864, South Korea
关键词
Driver; Mach-Zehnder (MZ) modulator; photodetector; silicon photonics; transceiver; transimpedance amplifier (TIA); OPTICAL RECEIVER; MODULATOR DRIVER; FRONT-END; TRANSCEIVER; GB/S; TRANSMITTER; AMPLIFIER; CIRCUITS;
D O I
10.1109/TVLSI.2015.2504459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design methodology for CMOS silicon photonic interconnect ICs according to CMOS technology scaling. As the CMOS process is scaled, the endurable voltage stress and the intrinsic gain of the CMOS devices are reduced; therefore, a design of the high-swing transmitter and high-gain receiver required at the silicon photonic interface becomes much more challenging. In this paper, a triple-stacked Mach-Zehnder modulator driver and an inverter-based transimpedance amplifier with inductive feedback are proposed, and the robustness of the proposed designs is verified through Monte Carlo analyses. The prototype ICs are fabricated using a 65-nm CMOS technology. The transmitter exhibits a 6 Vpp output swing, 98-mW power consumption, and 0.04-mm(2) active area at 10 Gb/s. The receiver was verified with a commercial photodetector, and it exhibits a 78-dB Omega gain, 25.3-mW power consumption, and 0.18-mm(2) active area at 20 Gb/s.
引用
收藏
页码:2234 / 2243
页数:10
相关论文
共 50 条
  • [1] Efficiency Optimization of Silicon Photonic Links in 65-nm CMOS and 28-nm FDSOI Technology Nodes
    Polster, Robert
    Thonnart, Yvain
    Waltener, Guillaume
    Gonzalez, Jose-Luis
    Cassan, Eric
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (12) : 3450 - 3459
  • [2] Design Aspects of 65-nm CMOS MMICs
    Karkkainen, Mikko
    Varonen, Mikko
    Sandstrom, Dan
    Tikka, Tero
    Lindfors, Saska
    Halonen, Kari A. I.
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 115 - 118
  • [3] Design of bioinspired tripartite synapse analog integrated circuit in 65-nm CMOS Technology
    Tir, Shohreh
    Shalchian, Majid
    Moezzi, Mohsen
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1313 - 1328
  • [4] Design of bioinspired tripartite synapse analog integrated circuit in 65-nm CMOS Technology
    Shohreh Tir
    Majid Shalchian
    Mohsen Moezzi
    Journal of Computational Electronics, 2020, 19 : 1313 - 1328
  • [5] SRAM design on 65-nm CMOS technology with dynamic sleep transistor for leakage reduction
    Zhang, K
    Bhattacharya, U
    Chen, ZP
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 895 - 901
  • [6] A Leakage-Compensated PLL in 65-nm CMOS Technology
    Hung, Chao-Ching
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 525 - 529
  • [7] Analysis and Design of Differential LNAs with On-Chip Transformers in 65-nm CMOS Technology
    Kihara, Takao
    Matsuda, Shigesato
    Yoshimura, Tsutomu
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [8] Services Build On 65-nm CMOS
    Browne, Jack
    MICROWAVES & RF, 2009, 48 (02) : 102 - 102
  • [9] Rigorous Extraction of Process Variations for 65-nm CMOS Design
    Zhao, Wei
    Liu, Frank
    Agarwal, Kanak
    Acharyya, Dhruva
    Nassif, Sani R.
    Nowka, Kevin J.
    Cao, Yu
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2009, 22 (01) : 196 - 203
  • [10] Design of a Voltage-Controlled Programmable-Gain Amplifier in 65-nm CMOS Technology
    Liu, Hang
    Zhu, Xi
    Lu, Muting
    Yeo, Kiat Seng
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 87 - 90