Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology

被引:15
|
作者
Bae, Woorham [1 ]
Jeong, Gyu-Seob [1 ]
Kim, Yoonsoo [2 ]
Chi, Han-Kyu [3 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] AnaPass, Seoul 123860, South Korea
[3] SK Hynix, Inchon 467864, South Korea
关键词
Driver; Mach-Zehnder (MZ) modulator; photodetector; silicon photonics; transceiver; transimpedance amplifier (TIA); OPTICAL RECEIVER; MODULATOR DRIVER; FRONT-END; TRANSCEIVER; GB/S; TRANSMITTER; AMPLIFIER; CIRCUITS;
D O I
10.1109/TVLSI.2015.2504459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design methodology for CMOS silicon photonic interconnect ICs according to CMOS technology scaling. As the CMOS process is scaled, the endurable voltage stress and the intrinsic gain of the CMOS devices are reduced; therefore, a design of the high-swing transmitter and high-gain receiver required at the silicon photonic interface becomes much more challenging. In this paper, a triple-stacked Mach-Zehnder modulator driver and an inverter-based transimpedance amplifier with inductive feedback are proposed, and the robustness of the proposed designs is verified through Monte Carlo analyses. The prototype ICs are fabricated using a 65-nm CMOS technology. The transmitter exhibits a 6 Vpp output swing, 98-mW power consumption, and 0.04-mm(2) active area at 10 Gb/s. The receiver was verified with a commercial photodetector, and it exhibits a 78-dB Omega gain, 25.3-mW power consumption, and 0.18-mm(2) active area at 20 Gb/s.
引用
收藏
页码:2234 / 2243
页数:10
相关论文
共 50 条
  • [21] Design of the 65-nm CMOS Translation Lookaside Buffer on the Hardened Elements
    Stenin, Vladimir Ya.
    Antonyuk, Artem V.
    Stepanov, Pavel V.
    Katunin, Yuri V.
    2017 25TH TELECOMMUNICATION FORUM (TELFOR), 2017, : 490 - 493
  • [22] Design and Analysis of PVT Invariant Current Reference in 65-nm CMOS
    Maurya, Nishant
    Wary, Nijwm
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [23] D-Band Heterodyne Integrated Imager in a 65-nm CMOS Technology
    Yoon, Daekeun
    Kim, Namhyung
    Song, Kiryong
    Kim, Jungsoo
    Oh, Seung Jae
    Rieh, Jae-Sung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (03) : 196 - 198
  • [24] A Single-ended Simultaneous Bidirectional Transceiver in 65-nm CMOS Technology
    Jeon, Min-Ki
    Yoo, Changsik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 817 - 824
  • [25] Energy-Bandwidth Design Exploration of Silicon Photonic Interconnects in 65nm CMOS
    Bahadori, Meisam
    Polster, Robert
    Rumley, Sebastien
    Thonnart, Yvain
    Gonzalez-Jimenez, Jose-Luis
    Bergman, Keren
    2016 IEEE OPTICAL INTERCONNECTS CONFERENCE (OI), 2016, : 2 - 3
  • [26] X_RAY GRADING PROCEDURE FOR CONVENTIONAL 65-nm CMOS TECHNOLOGY
    Kessarinskiy, L. N.
    Davydov, G. G.
    Boychenko, D. V.
    Artamonov, A. S.
    Nikiforov, A. Y.
    Yashanin, I. B.
    2017 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON) PROCEEDINGS, 2017,
  • [27] A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology
    Hoeppner, Sebastian
    Eisenreich, Holger
    Henker, Stephan
    Walter, Dennis
    Ellguth, Georg
    Schueffny, Rene
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 566 - 570
  • [28] ESD Protection Design for Wideband RF Applications in 65-nm CMOS Process
    Chu, Li-Wei
    Lin, Chun-Yu
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Tseng, Jen-Chou
    Jou, Chewn-Pu
    Tsai, Ming-Hsien
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1480 - 1483
  • [29] ESD Protection Design for Gigahertz Differential LNA in a 65-nm CMOS Process
    Lin, Chun-Yu
    Fan, Mei-Lian
    Fu, Wei-Hao
    2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 322 - 324
  • [30] Cryogenic Small Dimension Effects and Design-Oriented Scalable Compact Modeling of a 65-nm CMOS Technology
    Gatti, Alberto
    Tavernier, Filip
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 369 - 378