An efficient metric normalization architecture for high-speed low-power Viterbi Decoder

被引:0
|
作者
Lai, Kelvin Yi-Tse [1 ]
机构
[1] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 64002, Yunlin, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new efficient metric normalization architecture called High Bit Clear is proposed for a high throughput and low power Viterbi Decoder (VD). The proposed High Bit Clear normalization circuit not only normalizes all of the survivor path metrics, but also operates as close as the Add-Compare-Select (ACS) iteration bound possibly with a small area overhead. After we verified the function and made the platform by FPGA, we also used United Mcroelectronics Corporation (UMC) 0.18 mu m 1.8V 1P6M Standard Cell Library to implement it. With implementation by using UMC 0.18 mu m 1.8-V Standard Cell Library, the proposed VD can improve the data rate up to 834Mbps for decoding a (3,1,2) convolutional code. To compare with the traditional VD without normalization, the proposed VD is improved by 60% in decoding speed and reduced by 50% in power consumption. Furthermore, the chip area of the new VD is reduced by 55% as compared to the traditional one. The operational speed of the proposed VD is up to 278MHz Under 278MHz operation, the proposed VD consumes 2.48mW in power and the chip area utilized is about 110 mu m*110 mu m.
引用
收藏
页码:1500 / 1503
页数:4
相关论文
共 50 条
  • [1] A new low-power and high speed viterbi decoder architecture
    Choi, Chang-Jin
    Yoon, Sang-Hun
    Chong, Jong-Wha
    Lin, Shouyin
    [J]. UBIQUITOUS CONVERGENCE TECHNOLOGY, 2007, 4412 : 283 - +
  • [2] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    [J]. 2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208
  • [3] High-Speed Low-Power Viterbi Decoder Design for TCM Decoders
    He, Jinjin
    Liu, Huaping
    Wang, Zhongfeng
    Huang, Xinming
    Zhang, Kai
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 755 - 759
  • [4] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [5] Low-power register-exchange Viterbi Decoder for high-speed wireless communications
    El-Dib, DAF
    Elmasry, MI
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 737 - 740
  • [6] A high-speed, low-power interleaved trace-back memory for Viterbi Decoder
    Israsena, Pasin
    Kale, Izzet
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2801 - 2804
  • [7] A Novel Architecture for High-Speed Viterbi Decoder
    Lee, Yang-Han
    Jan, Yih-Guang
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    Peng, Chiung-Hsuan
    Lee, Wei-Tsong
    Chen, Chih-Tsung
    [J]. JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (04): : 343 - 352
  • [8] High speed low power architecture for memory management in a Viterbi decoder
    Boutillon, E
    Demassieux, N
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 284 - 287
  • [9] The design of high-speed and low power consumption bidirection Viterbi decoder
    Li, Song
    Yi, Qing-Ming
    [J]. PROCEEDINGS OF 2006 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2006, : 3886 - +
  • [10] A High-Speed Viterbi Decoder
    Li, Qing
    Li, Xuan-zhong
    Jiang, Han-hong
    He, Wen-hao
    [J]. ICNC 2008: FOURTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 7, PROCEEDINGS, 2008, : 313 - +