An efficient metric normalization architecture for high-speed low-power Viterbi Decoder

被引:0
|
作者
Lai, Kelvin Yi-Tse [1 ]
机构
[1] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 64002, Yunlin, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new efficient metric normalization architecture called High Bit Clear is proposed for a high throughput and low power Viterbi Decoder (VD). The proposed High Bit Clear normalization circuit not only normalizes all of the survivor path metrics, but also operates as close as the Add-Compare-Select (ACS) iteration bound possibly with a small area overhead. After we verified the function and made the platform by FPGA, we also used United Mcroelectronics Corporation (UMC) 0.18 mu m 1.8V 1P6M Standard Cell Library to implement it. With implementation by using UMC 0.18 mu m 1.8-V Standard Cell Library, the proposed VD can improve the data rate up to 834Mbps for decoding a (3,1,2) convolutional code. To compare with the traditional VD without normalization, the proposed VD is improved by 60% in decoding speed and reduced by 50% in power consumption. Furthermore, the chip area of the new VD is reduced by 55% as compared to the traditional one. The operational speed of the proposed VD is up to 278MHz Under 278MHz operation, the proposed VD consumes 2.48mW in power and the chip area utilized is about 110 mu m*110 mu m.
引用
收藏
页码:1500 / 1503
页数:4
相关论文
共 50 条
  • [21] Low-power Viterbi decoder for CDMA mobile terminals
    Kang, IY
    Willson, AN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 473 - 482
  • [22] A low power and high speed viterbi decoder chip for WLAN applications
    Lin, CC
    Wu, CC
    Lee, CY
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 723 - 726
  • [23] A low-power SRAM for Viterbi decoder in wireless communication
    Cheng, Shin-Pao
    Huang, Shi-Yu
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 290 - 295
  • [24] Design of a low-power Viterbi decoder for wireless communications
    Ghanipour, F
    Nabavi, AR
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 304 - 307
  • [25] Low-power asynchronous Viterbi decoder for wireless applications
    Kawokgy, M
    Salama, CAT
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 286 - 289
  • [26] A low-power self-timed Viterbi decoder
    Riocreux, PA
    Brackenbury, LEM
    Cumpstey, M
    Furber, SB
    SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 15 - 24
  • [27] Design of a low-power Viterbi decoder for wireless communications
    1600, Emirates Telecommunications Corporation (ETISALAT); Etisalat College of Engineering (ECE); IEEE Circuits and Systems Society (CAS); Institute of Electrical and Electronics Engineers (IEEE); University of Sharjah (UOS) (Institute of Electrical and Electronics Engineers Inc., United States):
  • [28] VLSI design and implementation of high-speed Viterbi decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 64 - 68
  • [29] A new successive approximation architecture for high-speed low-power ADCs
    Dabbagh-Sadeghipour, K
    Hadidi, K
    Khoei, A
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (03) : 217 - 223
  • [30] Design and architecture for low-power/high-speed RISC microprocessor: SuperH
    Maejima, H
    Kainaga, M
    Uchiyama, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12) : 1539 - 1545