Below 45nm Low-k Layer Stress Minimization Guide for High-Performance Flip-Chip Packages with Copper Pillar Bumping

被引:13
|
作者
Lee, Min Woo [1 ]
Kim, Jin Young [2 ]
Kim, Jae Dong [2 ]
Lee, Choon Heung [2 ]
机构
[1] Fairchild Semicond Korea, 82-3 Dodang Dong, Puchon, Gyeonggi Do, South Korea
[2] Amkor Technol Korea, Seoul, South Korea
关键词
D O I
10.1109/ECTC.2010.5490766
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the FEM based various parametric studies such as packaging material and structural effects, under bump metallization and passivation structures and material property effects on the low k layer are investigated for the flip-chip packaging with Cu pillar interconnection. The results showed that the stress of the low k layer is directly concerned wirh the CTE mismatch between low k die and substrate constrained by Cu pillar and maximized at the bump near the die corner after flip chip attach process before underfill. The stress contour shows that the low k area is affected by both tensile stress and compressive stress. The experimentally inspected low k damaged area showed half moon shape which reveals the failure mode is closely related with the tensile stress near the Al to Cu pillar interface. The comparison results show that the Cu pillar has 20% higher stress than lead free solder and 40% than eutectic solder case. The structural DOE shows that the reducing flip-chip die and substrate thickness and also reducing passivation opening cases showed effective for reducing low k stress after flip chip attach. After underfill and mold or MUF only process, stress change of low k layer showed good agreement to the CTE variation of underfill or MUF which means thermal expansion of underfill / MUF is governing factor for low k stress for the after assembly. Compared with CUF, MUF which has lower CTE than CUF showed relatively lower stress on the low k layer. By applying optimized structure and material properties of package, UBM and passivation layers, the stress of the low k layer can be reduced to the relatively safe level where the stress is lower than the eutectic solder applied case of the reference structure.
引用
收藏
页码:1623 / 1630
页数:8
相关论文
共 11 条
  • [1] Stress Analysis of the Low-k Layer in a Flip-Chip Package with an Oblong Copper Pillar Bump
    Song, Cha Gyu
    Kwon, Oh Young
    Jung, Hoon Sun
    Sohn, EunSook
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2017, 9 (08) : 1139 - 1145
  • [2] Reliability of high-end flip-chip package with large 45nm ultra low-k die
    Bansal, Anurag
    Kang, Teck-Gyu
    Li, Yuan
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1357 - 1361
  • [3] Parametric Study of Low-k Layer Stress for a Flip-Chip Chip Size Package Using a Copper Pillar Bump
    Song, Cha Gyu
    Jung, Hoon Sun
    Sohn, EunSook
    Kang, DaeByoung
    Kim, JinYoung
    Yoon, JuHoon
    Lee, ChoonHeung
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2016, 8 (01) : 1 - 7
  • [4] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [5] Numerical Analysis and Parameter Optimization of Thermal Stress Effect for Low-K Layer Flip-Chip with Copper Pillar Bump
    Yu Huiping
    Feng Feng
    Qin Fei
    Wu Wei
    An Tong
    Chen Pei
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [6] Thermal stress analysis of the low-k layer in a flip-chip package
    Wang, L.
    Xu, C.
    Lin, L.
    Yang, C.
    Wang, J.
    Xiao, F.
    Zhang, W.
    MICROELECTRONIC ENGINEERING, 2016, 163 : 78 - 82
  • [7] Structural design guideline to minimize extreme low-k delamination potential in 40 nm flip-chip packages
    Lai, Yi-Shao
    Shih, Meng-Kai
    Lee, Chang-Chi
    Wang, Tong Hong
    MICROELECTRONICS RELIABILITY, 2012, 52 (11) : 2851 - 2855
  • [8] Low-k interconnect stack with thick metal 9 redistribution layer and Cu die bump for 45nm high volume manufacturing
    Ingerly, D.
    Agraharam, S.
    Becher, D.
    Chikarmane, V.
    Fischer, K.
    Grover, R.
    Goodner, M.
    Haight, S.
    He, J.
    Ibrahim, T.
    Joshi, S.
    Kothari, H.
    Lee, K.
    Lin, Y.
    Litteken, C.
    Liu, H.
    Mays, E.
    Moon, P.
    Mule, T.
    Nolen, S.
    Patel, N.
    Pradhan, S.
    Robinson, J.
    Ramanarayanan, P.
    Sattiraju, S.
    Schroeder, T.
    Williams, S.
    Yashar, P.
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 216 - +
  • [9] A 45nm high performance bulk logic platform technology (CMOS6) using ultra high NA(1.07) immersion lithography with hybrid dual-damascene structure and porous low-k BEOL
    Nii, H.
    Sanuki, T.
    Okayama, Y.
    Ota, K.
    Iwarnoto, T.
    Fujimaki, T.
    Kimura, T.
    Watanabe, R.
    Komoda, T.
    Eiho, A.
    Aikawa, K.
    Yamaguchi, H.
    Morimoto, R.
    Ohshima, K.
    Yokoyama, T.
    Matsumoto, T.
    Hachimine, K.
    Sogo, Y.
    Shino, S.
    Kanai, S.
    Yamazaki, T.
    Takahashi, S.
    Maeda, H.
    Iwata, T.
    Ohno, K.
    Takegawa, Y.
    Oishi, A.
    Togo, M.
    Fukasaku, K.
    Takasu, Y.
    Yamasaki, H.
    Inokuma, H.
    Matsuo, K.
    Sato, T.
    Nakazawa, M.
    Katagiri, T.
    Nakazawa, K.
    Shinyama, T.
    Tetsuka, T.
    Fujita, S.
    Kagawa, Y.
    Nagaoka, K.
    Muramatsu, S.
    Iwasa, S.
    Mimotogi, S.
    Yoshida, K.
    Sunouchi, K.
    Iwai, M.
    Saito, M.
    Ikeda, M.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 419 - +
  • [10] A 100nm copper/low-K bulk CMOS technology with multi Vt and multi gate oxide integrated transistors for low standby power, high performance and RF/analog system on chip applications
    Yeap, GCF
    Chen, J
    Grudowski, P
    Jeon, Y
    Shiho, Y
    Qi, W
    Jallepalli, S
    Ramani, N
    Hellig, K
    Vishnubhotla, L
    Luo, T
    Tseng, H
    Du, Y
    Lim, S
    Abramowitz, P
    Reddy, C
    Parihar, S
    Singh, R
    Wright, M
    Patterson, K
    Benavides, N
    Bonser, D
    Gompel, TV
    Conner, J
    Lee, JJ
    Rendon, M
    Hall, D
    Nghiem, A
    Stout, R
    Weidemann, K
    Duvallet, A
    Alvis, J
    Dyer, D
    Burnett, D
    Ingersoll, P
    Wimmer, K
    Veeraraghavan, S
    Foisy, M
    Hall, M
    Pellerin, J
    Wristers, D
    Woo, M
    Lage, C
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 16 - 17