Novel memory efficient LDPC decoders for beyond 5G

被引:4
|
作者
Li, Hongyuan [1 ]
Yu, Zhenghong [1 ]
Lu, Tongwei [2 ]
Zheng, Wanjun [1 ]
Feng, Haijie [1 ]
Ma, Ziqian [1 ]
Zhu, Fusheng [3 ]
机构
[1] Guangdong Polytech Sci & Technol, Coll Robot, Zhuhai 519090, Peoples R China
[2] Wuhan Inst Technol, Hubei Key Lab Intelligent Robot, Wuhan 430073, Peoples R China
[3] Guangdong New Generat Commun & Network Innovat In, Guangzhou, Peoples R China
关键词
Low density parity check (LDPC); Decoding algorithm; FPGA implementation; Memory efficient; Beyond; 5G; IMPLEMENTATION;
D O I
10.1016/j.phycom.2021.101538
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Beyond-5G wireless networks are expected to gain a excellent trade-off among computational accuracy, latency, and efficient use of available resources. This poses a significant challenge to the channel decoder. In this paper, a novel memory efficient algorithm for decoding Low-Density Parity-Check (LDPC) codes is proposed with a view to reduce the implementation complexity and hardware resources. The algorithm, called Check Node Self-Update (CNSU) algorithm, is based on layered normalized min sum (LNMS) decoding algorithm while utilizing iteration parallel techniques to integrate both Variable Nodes (VNs) message and A-Posterior Probability(APP) message into the Check Nodes (CNs) message, which eliminates memories of both the VNs message and the APP message as well as updating module of APP message in CNs unit. Based on the proposed CNSU algorithm, design of partially parallel decoder architecture and serial simulations followed by implementation on the Stratix II EP2S180 FPGA are presented. The results show that the proposed algorithm and implementation bring a significant gain in efficient using of available resources, include reducing hardware memory resources and chip area while keeping the benefit of bit-error-rate (BER) performance and speeding up of convergence with LNMS, which are beneficial to apply in Beyond-5G wireless networks. (C) 2021 Published by Elsevier B.V.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Efficient and Effective Synthesis of Large Arrays for 5G and Beyond
    Pinchera, Daniele
    Schettino, Fulvio
    Lucido, Mario
    Migliore, Marco Donald
    2020 14TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP 2020), 2020,
  • [22] A Novel RACH Scheme for Efficient Access in 5G and Beyond Networks using Hash Function
    Swain, Siba Narayan
    Subudhi, Ashit
    2022 IEEE FUTURE NETWORKS WORLD FORUM, FNWF, 2022, : 75 - 82
  • [23] QoE Sustainability on 5G and Beyond 5G Networks
    Kao, Hsiao-Wen
    Wu, Eric Hsiao-Kuang
    IEEE WIRELESS COMMUNICATIONS, 2023, 30 (01) : 118 - 125
  • [24] Memory Size Reduction for LDPC Layered Decoders
    Zhao, Shuang
    Zhou, Xiaofang
    Ying, Fanglong
    Sobelman, Gerald E.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 426 - 429
  • [25] Development of 5G LDPC Experimental Kit
    Srisupha, Thanat
    Mueadkhunthod, Krittiyapom
    Phakphisut, Watid
    Khittiwitchayakul, Sirawit
    Puntsri, Kidsanapong
    Sopon, Thanomsak
    2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 856 - 859
  • [26] An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder
    Tran-Thi, Bich Ngoc
    Nguyen-Ly, Thien Truong
    Hoang, Trang
    ELECTRONICS, 2023, 12 (17)
  • [27] An Efficient Implementation of LDPC Decoders on ARM Processors
    Liu, Bing
    Liu, Rongke
    Liu, Zhanxian
    Zhao, Ling
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2018, : 287 - 291
  • [28] Efficient Slice Allocation for Novel 5G Services
    Lee, Min Kyung
    Hong, Choong Seon
    2018 TENTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2018), 2018, : 619 - 623
  • [29] An Efficient VLSI Architecture for Nonbinary LDPC Decoders
    Lin, Jun
    Sha, Jin
    Wang, Zhongfeng
    Li, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) : 51 - 55
  • [30] Code-design for efficient pipelined layered LDPC decoders with bank memory organization
    Boncalo, Oana
    Kolumban-Antal, Gyorgy
    Declercq, David
    Savin, Valentin
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 63 : 216 - 225