An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder

被引:6
|
作者
Tran-Thi, Bich Ngoc [1 ,2 ]
Nguyen-Ly, Thien Truong [1 ]
Hoang, Trang [1 ]
机构
[1] Ho Chi Minh City Univ Technol HCMUT, Fac Elect & Elect Engn, Dept Elect, Ho Chi Minh City 700000, Vietnam
[2] Vietnam Aviat Acad, Fac Elect & Elect Engn, Ho Chi Minh City 700000, Vietnam
关键词
5G new radio; decoder architectures; Field Programmable Gate Array (FPGA); Low-Density Parity-Check (LDPC) codes; Min-Sum algorithm; PARITY-CHECK CODES; ARCHITECTURE; PARALLEL;
D O I
10.3390/electronics12173667
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A hardware-efficient implementation of a Low-Density Parity-Check (LDPC) decoder is presented in this paper. The proposed decoder design is based on the Hybrid Offset Min-Sum (HOMS) algorithm. In the check node processing of this decoder, only the first minimum is computed instead of the first two minimum values among all the variable-to-check message inputs as in the conventional approach. Additionally, taking advantage of the unique structure of 5G LDPC codes, layered scheduling and partially parallel structures are employed to minimize hardware costs. Implementation results on the Xilinx Kintex UltraScale+ FPGA platform show that the proposed decoder can achieve a throughput of 2.82 Gbps for 10 decoding iterations with a 5G LDPC codelength of 8832 bits and a code rate of 1/2. Moreover, it yields a check node memory reduction of 10% with respect to the baseline and provides a hardware usage efficiency of 4.96 hardware resources/layer/Mbps, while providing a decoding performance of 0.15 dB better than some of the existing decoders.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] High Performance LDPC Decoder design using FPGA
    Pawankar, Shraddha
    Mohota, Nilesh
    2019 9TH INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY: SIGNAL AND INFORMATION PROCESSING (ICETET-SIP-19), 2019,
  • [2] Design of High-Performance and Area-Efficient Decoder for 5G LDPC Codes
    Cui, Hangxuan
    Ghaffari, Fakhreddine
    Le, Khoa
    Declercq, David
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) : 879 - 891
  • [3] Parallel and Flexible 5G LDPC Decoder Architecture Targeting FPGA
    Nadal, Jeremy
    Baghdadi, Amer
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (06) : 1141 - 1151
  • [4] On the Implementation of 5G LDPC Decoder
    Hu Dongwei
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (04) : 1112 - 1119
  • [5] FPGA based design and prototyping of efficient 5G QC-LDPC channel decoding
    Nadal, Jeremy
    Baghdadi, Amer
    PROCEEDINGS OF THE 2020 31ST INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2020, : 36 - 42
  • [6] A Flexible FPGA-Based Stochastic Decoder for 5G LDPC Codes
    Tera, Sivarama Prasad
    Alantattil, Rajesh
    Paily, Roy
    Barkalov, Alexander
    ELECTRONICS, 2023, 12 (24)
  • [7] A High-Efficiency Segmented Reconfigurable Cyclic Shifter for 5G QC-LDPC Decoder
    Lam, Hing-Mo
    Lu, Silin
    Qiu, Hezi
    Zhang, Min
    Jiao, Hailong
    Zhang, Shengdong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) : 401 - 414
  • [8] High-throughput LDPC decoder on GPU for 5G new radio
    Li R.
    Zhou X.
    Qiao P.
    Wang Q.
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2024, 46 (01): : 141 - 148
  • [9] FPGA Design of High Throughput LDPC Decoder based on Imprecise Offset Min-Sum Decoding
    Truong Nguyen-Ly
    Le, Khoa
    Ghaffari, F.
    Amaricai, A.
    Boncalo, O.
    Savin, V.
    Declercq, D.
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [10] Efficient Decoder Design for High-Throughput LDPC Decoding
    Cui, Zhiqiang
    Wang, Zhongfeng
    Zhang, Xinmiao
    Jia, Qingwei
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1640 - +