Micro-architecture performance estimation by formula

被引:0
|
作者
Simonson, LJ [1 ]
He, L
机构
[1] Intel Corp, Santa Clara, CA 95052 USA
[2] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An analytical performance model for out of order issue. superscalar micro-processors is presented. This model quantifies the performance impacts of micro-architecture design options including memory hierarchy, branch prediction, issue width and changes in pipeline depth at all pipeline stages. The model requires a minimal number of cycle accurate and trace driven simulations to calibrate and once calibrated estimates performance by formula. The model estimates the performance of arbitrary micro-architecture configurations with an average error of 6.4%. During early design stages when cycle accurate simulation is prohibitive an analytical model can provide guidance to designers to increase design quality and reduce design effort. This allows the design of an embedded processor to be rapidly tuned to its application by reducing the cost of exploring the design space.
引用
收藏
页码:192 / 201
页数:10
相关论文
共 50 条
  • [1] Micro-architecture evaluation using performance vectors
    Krishnaswamy, Umesh
    Scherson, Isaac D.
    [J]. Performance Evaluation Review, 1996, 24 (01): : 148 - 159
  • [2] MICRO-ARCHITECTURE ENHANCEMENTS FOR IMPROVED PERFORMANCE OF PROCESSOR.
    Jones, J.F.
    Ramirez Jr., R.
    Thatcher, L.E.
    Villante, A.E.
    Wyatt, V.D.
    [J]. IBM technical disclosure bulletin, 1983, 26 (05): : 2254 - 2256
  • [3] Micro-architecture verification for microprocessors
    Bin, E
    Fournier, L
    [J]. 5th International Workshop on Microprocessor Test and Verification: Common Challenges and Solutions, Proceedings, 2005, : 112 - 113
  • [4] A retargetable micro-architecture simulator
    Mon, WS
    Zhu, JW
    [J]. 40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 752 - 757
  • [5] Parting Shots MICRO-ARCHITECTURE
    Parsons, Ian
    [J]. ELEMENTS, 2013, 9 (03) : 238 - 238
  • [6] MICRO-ARCHITECTURE OR CHEMICAL TAILORING
    FAKTOR, MM
    HECKINGB.R
    [J]. POST OFFICE ELECTRICAL ENGINEERS JOURNAL, 1971, 64 (OCT): : 177 - &
  • [7] Micro-Architecture Independent Analytical Processor Performance and Power Modeling
    Van den Steen, Sam
    De Pestel, Sander
    Mechri, Moncef
    Eyerman, Stijn
    Carlson, Trevor
    Black-Schaffer, David
    Hagersten, Erik
    Eeckhout, Lieven
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS AND SOFTWARE (ISPASS), 2015, : 32 - 41
  • [8] Preface to macro-architecture and micro-architecture
    Zhou, G.
    [J]. 2001, Huazhong Jianzhu (19):
  • [9] SiNUCA: A Validated Micro-Architecture Simulator
    Alves, Marco A. Z.
    Diener, Matthias
    Moreira, Francis B.
    Navaux, Philippe O. A.
    Villavieja, Carlos
    [J]. 2015 IEEE 17TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2015 IEEE 7TH INTERNATIONAL SYMPOSIUM ON CYBERSPACE SAFETY AND SECURITY, AND 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS), 2015, : 605 - 610
  • [10] Fuzzy Skeletonization Improves the Performance of Characterizing Trabecular Bone Micro-architecture
    Chen, Cheng
    Jin, Dakai
    Saha, Punam K.
    [J]. ADVANCES IN VISUAL COMPUTING, PT I (ISVC 2015), 2015, 9474 : 14 - 24