Micro-architecture performance estimation by formula

被引:0
|
作者
Simonson, LJ [1 ]
He, L
机构
[1] Intel Corp, Santa Clara, CA 95052 USA
[2] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An analytical performance model for out of order issue. superscalar micro-processors is presented. This model quantifies the performance impacts of micro-architecture design options including memory hierarchy, branch prediction, issue width and changes in pipeline depth at all pipeline stages. The model requires a minimal number of cycle accurate and trace driven simulations to calibrate and once calibrated estimates performance by formula. The model estimates the performance of arbitrary micro-architecture configurations with an average error of 6.4%. During early design stages when cycle accurate simulation is prohibitive an analytical model can provide guidance to designers to increase design quality and reduce design effort. This allows the design of an embedded processor to be rapidly tuned to its application by reducing the cost of exploring the design space.
引用
收藏
页码:192 / 201
页数:10
相关论文
共 50 条
  • [41] Exploiting dynamic micro-architecture usage in gate sizing
    Roy, Sanghamitra
    Chakraborty, Koushik
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (04) : 417 - 425
  • [42] Medieval pulpits of Tuscany - The history and restoration of a micro-architecture
    Williamson, P
    [J]. APOLLO-THE INTERNATIONAL ART MAGAZINE, 1999, 150 (451): : 59 - 59
  • [43] The Effects of Growth Hormone on Bone Micro-Architecture by In Vivo Micro-CT
    Kristensen, E.
    Hallgrimsson, B.
    Morck, D. W.
    Boyd, S. K.
    [J]. JOURNAL OF BONE AND MINERAL RESEARCH, 2008, 23 : S237 - S237
  • [44] CREA: A checkpoint based reliable micro-architecture for superscalar processors
    Zhang, Shijian
    Hu, Weiwu
    [J]. PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 313 - 318
  • [45] Next Generation Intel® Core™ Micro-Architecture (Nehalem) Clocking
    Kurd, Nasser
    Mosalikanti, Praveen
    Neidengard, Mark
    Douglas, Jonathan
    Kumar, Rajesh
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1121 - 1129
  • [46] Building a bone μ-CT images atlas for micro-architecture recognition
    Freuchet, E.
    Recur, B.
    Guedon, Jp.
    Kingston, A.
    Autrusseau, F.
    Amouriq, Y.
    [J]. MEDICAL IMAGING 2015: BIOMEDICAL APPLICATIONS IN MOLECULAR, STRUCTURAL, AND FUNCTIONAL IMAGING, 2015, 9417
  • [47] Understanding the Scalability Problem of RNIC Cache at the Micro-architecture Level
    Ma, Xiaoxiao
    Yang, Fan
    Wang, Zhan
    Kang, Ning
    An, Xunjun
    [J]. ICC 2023-IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, 2023, : 6059 - 6065
  • [48] A micro-architecture for binocular disparity and ocular dominance in visual cortex
    Prakash Kara
    Jamie D. Boyd
    [J]. Nature, 2009, 458 : 627 - 631
  • [49] Hypergravity stimulates mechanical behavior and micro-architecture of tibia in rats
    Gao, Lilan
    Chen, Ruiqi
    Liu, Jin
    Tan, Yansong
    Gao, Qijun
    Zhang, Chunqiu
    Lv, Linwei
    [J]. JOURNAL OF BONE AND MINERAL METABOLISM, 2024, 42 (01) : 17 - 26
  • [50] Piparazzi: A test program generator for micro-architecture flow verification
    Adir, A
    Bin, E
    Peled, O
    Ziv, A
    [J]. EIGHTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2003, : 23 - 28