77 GHz Phase-Locked Loop for Automobile Radar System in 90 nm CMOS Technology

被引:0
|
作者
Lin, Yo-Sheng [1 ]
Lan, Kai-Siang [1 ]
Lin, Hsin-Chen [1 ]
Lin, Yun-Wen [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
CMOS; phase-locked loop (PLL); voltage-controlled oscillator (VCO); frequency divider;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports a 77-GHz phase-locked loop (PLL) for automobile radar system in 90-nm CMOS technology. To enhance the operation frequency range of the voltage-controlled oscillator (VCO) in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider (ILFD) in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector (PFD) with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz and reference sidebands of less than -56 dBc. The chip area of the PLL is 0.656 mm2 excluding the test pads.
引用
收藏
页码:220 / 223
页数:4
相关论文
共 50 条
  • [1] 77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Wang, Chien-Chin
    Lin, Hsin-Chen
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2018, 60 (03) : 546 - 555
  • [2] A 75-GHz phase-locked loop in 90-nm CMOS technology
    Lee, Jri
    Liu, Mingchung
    Wang, Huaide
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) : 1414 - 1426
  • [3] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Lu, Ping
    Sjoland, Henrik
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (01) : 49 - 59
  • [4] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Ping Lu
    Henrik Sjöland
    [J]. Analog Integrated Circuits and Signal Processing, 2011, 66 : 49 - 59
  • [5] A 5GHz 90-nm CMOS All Digital Phase-Locked Loop
    Lu, Ping
    Sjoland, Henrik
    [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 65 - 68
  • [6] A 60 GHz-Standard Compatible Programmable 50 GHz Phase-Locked Loop in 90 nm CMOS
    Barale, F.
    Sen, P.
    Sarkar, S.
    Pinel, S.
    Laskar, J.
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (07) : 411 - 413
  • [7] A 132.6-GHz Phase-Locked Loop in 65 nm Digital CMOS
    Lin, Bo-Yu
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 617 - 621
  • [8] A 60-GHz phase-locked loop with inductor-less prescaler in 90-nm CMOS
    Hoshino, Hiroaki
    Tachibana, Ryoichi
    Mitomo, Toshiya
    Ono, Naoko
    Yoshihara, Yoshiaki
    Fujimoto, Ryuichi
    [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 472 - +
  • [9] A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS
    Chang, J. -Y.
    Liu, S. -I.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (06) : 350 - 358
  • [10] A 9.99 mW Low-Noise Amplifier for 60 GHz WPAN System and 77 GHz Automobile Radar System in 90 nm CMOS
    Lin, Yo-Sheng
    Lee, Chien-Yo
    Chen, Chih-Chung
    [J]. 2015 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2015, : 65 - 67