Impact of Electrostatic Coupling and Wafer-Bonding Defects on Delay Testing of Monolithic 3D Integrated Circuits

被引:22
|
作者
Koneru, Abhishek [1 ,4 ]
Kannan, Sukeshwar [2 ,5 ]
Chakrabarty, Krishnendu [3 ]
机构
[1] Duke Univ, Durham, NC 27708 USA
[2] GLOBALFOUNDRIES US Inc, Malta, NY USA
[3] Duke Univ, Elect & Comp Engn, Box 90291,130 Hudson Hall, Durham, NC 27708 USA
[4] 101 Sci Dr,2515 FCIEMAS, Durham, NC 27708 USA
[5] 400 Stone Break Rd Extens, Malta, NY 12020 USA
关键词
Monolithic 3D integration; electrostatic coupling; wafer bonding; interlayer vias; TECHNOLOGIES;
D O I
10.1145/3041026
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic three-dimensional (M3D) integration is gaining momentum, as it has the potential to achieve significantly higher device density compared to 3D integration based on through-silicon vias. M3D integration uses several techniques that are not used in the fabrication of conventional integrated circuits (ICs). Therefore, a detailed analysis of the M3D fabrication process is required to understand the impact of defects that are likely to occur during chip fabrication. In this article, we first analyze electrostatic coupling in M3D ICs, which arises due to the aggressive scaling of the interlayer dielectric (ILD) thickness. We then analyze defects that arise due to voids created during wafer bonding, a key step in most M3D fabrication processes. We quantify the impact of these defects on the threshold voltage of a top-layer transistor in an M3D IC. We also show that wafer-bonding defects can lead to a change in the resistance of interlayer vias (ILVs), and in some cases lead to an open in an ILV or a short between two ILVs. We then analyze the impact of these defects on path delays using HSpice simulations. We study their impact on the effectiveness of delay-test patterns for multiple instances of IWLS 2005 benchmarks in which these defects were randomly injected. Our results show that the timing characteristics of an M3D IC can be significantly altered due to coupling and wafer-bonding defects if the thickness of its ILD is less than 100nm. Therefore, for such M3D ICs, test-generation methods must be enhanced to take M3D fabrication defects into account.
引用
收藏
页数:23
相关论文
共 50 条
  • [31] Testing of TSV-Induced Small Delay Faults for 3-D Integrated Circuits
    Kuo, Chun-Yi
    Shih, Chi-Jih
    Lu, Yi-Chang
    Li, James Chien-Mo
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 667 - 674
  • [32] Time-domain 3D electromagnetic model for hybrid and monolithic microwave and optoelectronic integrated circuits
    Mohammadi, FA
    Yagoub, MCE
    Raahemifar, K
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2004, 43 (04) : 276 - 280
  • [33] Gate Sizing for Power-Delay Optimization at Transistor-level Monolithic 3D-Integrated Circuits
    Zanelli, Juliano C.
    Metzler, Carolina
    Reis, Ricardo
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [34] TSV Open Defects in 3D Integrated Circuits: Characterization, Test, and Optimal Spare Allocation
    Ye, Fangming
    Chakrabarty, Krishnendu
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1024 - 1030
  • [35] Monolithic 3D Chip Integrated with 500ns NVM, 3ps Logic Circuits and SRAM
    Shen, Chang-Hong
    Shieh, Jia-Min
    Wu, Tsung-Ta
    Huang, Wen-Hsien
    Yang, Chih-Chao
    Wan, Chih-Jen
    Lin, Chein-Din
    Wang, Hsing-Hsiang
    Chen, Bo-Yuan
    Huang, Guo-Wei
    Lien, Yu-Chung
    Wong, Simon
    Wang, Chieh
    Lai, Yin-Chieh
    Chen, Chien-Fu
    Chang, Meng-Fan
    Hu, Chenming
    Yang, Fu-Liang
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [36] Open Source Cell Library Mono3D to Develop Large-Scale Monolithic 3D Integrated Circuits
    Yan, Chen
    Kontak, Scott
    Wang, Hailang
    Salman, Emre
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2581 - 2584
  • [37] RF characterization of substrate coupling between TSV and MOS transistors in 3D integrated circuits
    Brocard, M.
    Bermond, C.
    Lacrevaz, T.
    Farcy, A.
    Le Maitre, P.
    Scheer, P.
    Leduc, P.
    Cheramy, S.
    Flechet, B.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [38] Predictive High Frequency Effects of Substrate Coupling in 3D Integrated Circuits Stacking.
    Eid, E.
    Lacrevaz, T.
    de Rivaz, S.
    Bermond, C.
    Flechet, B.
    Calmon, F.
    Gontrand, C.
    Farcy, A.
    Cadix, L.
    Ancey, P.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 288 - +
  • [39] Wafer-level three-dimensional integrated circuits (3D IC): Schemes and key technologies
    Lai, Ming-Fang
    Li, Shih-Wei
    Shih, Jian-Yu
    Chen, Kuan-Neng
    MICROELECTRONIC ENGINEERING, 2011, 88 (11) : 3282 - 3286
  • [40] Layout-based mitigation of single-event transient for monolithic 3D CMOS integrated circuits
    Zhang, Junjun
    Liu, Fanyu
    Li, Bo
    Huang, Yang
    Yang, Can
    Wang, Guoqing
    Chen, Siyuan
    Cheng, Jinxing
    Wang, Qingbo
    Yu, Ai
    Luo, Jiajun
    MICROELECTRONICS RELIABILITY, 2021, 126