Impact of Electrostatic Coupling and Wafer-Bonding Defects on Delay Testing of Monolithic 3D Integrated Circuits

被引:22
|
作者
Koneru, Abhishek [1 ,4 ]
Kannan, Sukeshwar [2 ,5 ]
Chakrabarty, Krishnendu [3 ]
机构
[1] Duke Univ, Durham, NC 27708 USA
[2] GLOBALFOUNDRIES US Inc, Malta, NY USA
[3] Duke Univ, Elect & Comp Engn, Box 90291,130 Hudson Hall, Durham, NC 27708 USA
[4] 101 Sci Dr,2515 FCIEMAS, Durham, NC 27708 USA
[5] 400 Stone Break Rd Extens, Malta, NY 12020 USA
关键词
Monolithic 3D integration; electrostatic coupling; wafer bonding; interlayer vias; TECHNOLOGIES;
D O I
10.1145/3041026
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic three-dimensional (M3D) integration is gaining momentum, as it has the potential to achieve significantly higher device density compared to 3D integration based on through-silicon vias. M3D integration uses several techniques that are not used in the fabrication of conventional integrated circuits (ICs). Therefore, a detailed analysis of the M3D fabrication process is required to understand the impact of defects that are likely to occur during chip fabrication. In this article, we first analyze electrostatic coupling in M3D ICs, which arises due to the aggressive scaling of the interlayer dielectric (ILD) thickness. We then analyze defects that arise due to voids created during wafer bonding, a key step in most M3D fabrication processes. We quantify the impact of these defects on the threshold voltage of a top-layer transistor in an M3D IC. We also show that wafer-bonding defects can lead to a change in the resistance of interlayer vias (ILVs), and in some cases lead to an open in an ILV or a short between two ILVs. We then analyze the impact of these defects on path delays using HSpice simulations. We study their impact on the effectiveness of delay-test patterns for multiple instances of IWLS 2005 benchmarks in which these defects were randomly injected. Our results show that the timing characteristics of an M3D IC can be significantly altered due to coupling and wafer-bonding defects if the thickness of its ILD is less than 100nm. Therefore, for such M3D ICs, test-generation methods must be enhanced to take M3D fabrication defects into account.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Impact of Wafer-Bonding Defects on Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    2016 IEEE 25TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2016, : 91 - 93
  • [2] Analysis of Electrostatic Coupling in Monolithic 3D Integrated Circuits and its Impact on Delay Testing
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [3] Pairing ILVs for Testing Monolithic 3D Integrated Circuits
    Gupta, Vivek Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [4] Advanced techniques for 3D devices in wafer-bonding processes
    Lindner, P
    Dragoi, V
    Farrens, S
    Glinsner, T
    Hangweier, P
    SOLID STATE TECHNOLOGY, 2004, 47 (06) : 55 - +
  • [5] Monolithic 3D integrated circuits
    Wong, Simon
    El-Gamal, Abbas
    Griffin, Peter
    Nishi, Yoshio
    Pease, Fabian
    Plummer, James
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 66 - +
  • [6] Cost Model for Monolithic 3D Integrated Circuits
    Gitlin, Daniel
    Vinet, Maud
    Clermidy, Fabien
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [7] Monolithic 3D Integrated Circuits: Recent Trends and Future Prospects
    Dhananjay, Krithika
    Shukla, Prachi
    Pavlidis, Vasilis F.
    Coskun, Ayse
    Salman, Emre
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (03) : 837 - 843
  • [8] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Wang, Ran
    Chakrabarty, Krishnendu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [9] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 685 - 688
  • [10] Impact of Electrostatic Coupling on Monolithic 3D-enabled Network on Chip
    Lee, Dongjin
    Das, Sourav
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Chakrabarty, Krishnendu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (06)