A 16-Bit 100 to 160 MS/s SiGe BiCMOS Pipelined ADC With 100 dBFS SFDR

被引:11
|
作者
Payne, Robert [1 ]
Corsi, Marco [1 ]
Smith, David [1 ]
Hsieh, Tien-Ling [1 ]
Kaylor, Scott [1 ]
机构
[1] Texas Instruments Inc, High Performance Analog Div, Dallas, TX 75243 USA
关键词
ADC; analog-to-digital; complementary bipolar; converter; current mode; linearization; pipeline; SiGe; SOI; track-and-hold;
D O I
10.1109/JSSC.2010.2074650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 16-bit analog-to-digital converter designed in a complementary SiGe BiCMOS SOI process. The high-performance complementary BJTs lead to a switched-current approach to the signal processing. Although it uses a fairly traditional four-stage pipeline architecture, several techniques are incorporated to achieve 16 bits of distortion performance at a sample rate of up to 160 MHz. For improved high input frequency linearity we describe a track and hold with a sampling instant modulation scheme. For stability of the current-mode DAC over signal swing and temperature we describe a scheme to increase the output impedance of the first sub-DAC. At a sample clock frequency of 122 MHz, prototype silicon exhibits a spurious-free dynamic range of 100 dBc through the first two Nyquist zones and a signal-to noise ratio of 77 dB. With a 160 MHz sampling clock, the measured SFDR is better than 90 dBc and the SNR is better than 74.5 dB. The ADC dissipates 1.6 W from 5 V and 3.3 V supplies.
引用
收藏
页码:2613 / 2622
页数:10
相关论文
共 50 条
  • [31] A 10-bit 100MS/s pipelined ADC in 0.18μm CMOS technology
    Lee, Hwei-Yu
    Liu, Shen-Luan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 3 - +
  • [32] Modeling of A 14-bit, 100-MS/s Pipelined ADC with Digital Nonlinearity Calibration
    Wang, Xuan
    Chen, Junxiao
    He, Lenian
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 528 - +
  • [33] A 10bit 100MS/s pipelined ADC with an improved 1.5bit/stage architecture
    Ye, Fan
    Shi, Yufeng
    Guo, Yao
    Luo, Lei
    Xu, Jun
    Ren, Junyan
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (12): : 2359 - 2363
  • [34] A l0-bit, 3V, 100MS/s pipelined ADC
    Nairn, DG
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 257 - 260
  • [35] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Ye, Fan
    Cheng, Long
    Lin, Kaihui
    Ren, Junyan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 503 - 508
  • [36] An 80-MS/s 14-bit pipelined ADC featuring 83 dB SFDR
    Fan Ye
    Long Cheng
    Kaihui Lin
    Junyan Ren
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 503 - 508
  • [37] A 10-B 100-MSAMPLE/S PIPELINED SUBRANGING BICMOS ADC
    SONE, K
    NISHIDA, Y
    NAKADAI, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1180 - 1186
  • [38] A 100dB+SFDR 80MSPS 14 bit 0.35um BiCMOS pipeline ADC
    Bardsley, S
    Dillon, C
    Kummaraguntla, R
    Lane, C
    Ali, A
    Rigsbee, B
    Combs, D
    Proceedings of the 2005 BIPOLAR/BiCMOS Circuits and Technology Meeting, 2005, : 141 - 143
  • [39] A 112 dB SFDR 16-bit 1MS/s SAR ADC with an improved and robust analog self-calibration
    Li, Zhaojiang
    Zhang, Wei
    Chen, Suming
    Peng, Xizhu
    Tang, He
    MICROELECTRONICS JOURNAL, 2025, 158
  • [40] A 12-bit 100 MS/s pipelined ADC without using front-end SHA
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 142 - 153