A 16-Bit 100 to 160 MS/s SiGe BiCMOS Pipelined ADC With 100 dBFS SFDR

被引:11
|
作者
Payne, Robert [1 ]
Corsi, Marco [1 ]
Smith, David [1 ]
Hsieh, Tien-Ling [1 ]
Kaylor, Scott [1 ]
机构
[1] Texas Instruments Inc, High Performance Analog Div, Dallas, TX 75243 USA
关键词
ADC; analog-to-digital; complementary bipolar; converter; current mode; linearization; pipeline; SiGe; SOI; track-and-hold;
D O I
10.1109/JSSC.2010.2074650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 16-bit analog-to-digital converter designed in a complementary SiGe BiCMOS SOI process. The high-performance complementary BJTs lead to a switched-current approach to the signal processing. Although it uses a fairly traditional four-stage pipeline architecture, several techniques are incorporated to achieve 16 bits of distortion performance at a sample rate of up to 160 MHz. For improved high input frequency linearity we describe a track and hold with a sampling instant modulation scheme. For stability of the current-mode DAC over signal swing and temperature we describe a scheme to increase the output impedance of the first sub-DAC. At a sample clock frequency of 122 MHz, prototype silicon exhibits a spurious-free dynamic range of 100 dBc through the first two Nyquist zones and a signal-to noise ratio of 77 dB. With a 160 MHz sampling clock, the measured SFDR is better than 90 dBc and the SNR is better than 74.5 dB. The ADC dissipates 1.6 W from 5 V and 3.3 V supplies.
引用
收藏
页码:2613 / 2622
页数:10
相关论文
共 50 条
  • [21] 100 MS/s, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
    Sarafi, Sahar
    Hadidi, Kheyrollah
    Abbaspour, Ebrahim
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [22] A 16-Bit 120 MS/s Pipelined ADC Using a Multi-Level Dither Technique
    Wu, Junjie
    Xu, Honglin
    Cao, Xu
    Liu, Tao
    ELECTRONICS, 2022, 11 (23)
  • [23] A 16-bit 65-MS/s Pipeline ADC With 80-dBFS SNR Using Analog Auto-Calibration in SiGe SOI Complementary BiCMOS (vol 57, pg 9, 2010)
    Serdijn, Wouter A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2575 - 2575
  • [24] A low power 16-bit 50 MS/s pipeline ADC with 104 dB SFDR in 0.18 pm CMOS
    Zhou, Xiaodan
    He, Weipeng
    Fu, Dongbing
    Wang, Jianan
    Chen, Guangbing
    Li, Qiang
    MICROELECTRONICS JOURNAL, 2024, 146
  • [25] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, 34 (08) : 172 - 176
  • [26] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    Wang Ke
    Fan Chaojie
    Zhou Jianjun
    Pan Wenjie
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [27] A 16-Bit 2 MS/s Cyclic-pipelined ADC with Calibration for Inter-stage Amplification
    Ma, Jinge
    Lyu, Yanjin
    Hu, Yuanqi
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 176 - 180
  • [28] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    魏琦
    殷秀梅
    韩丹丹
    杨华中
    半导体学报, 2010, 31 (02) : 59 - 63
  • [29] A 14 bit, 280 kS/s Cyclic ADC with 100 dB SFDR
    Froehlich, Thomas
    Sharma, Vivek
    Bingesser, Markus
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 706 - 710
  • [30] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    Wei Qi
    Yin Xiumei
    Han Dandan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)