Using field programmable gate arrays to scale up the speed of holographic video computation

被引:0
|
作者
Nwodoh, TA [1 ]
机构
[1] MIT, Media Lab, Cambridge, MA 02139 USA
关键词
D O I
10.1117/1.1579488
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The generation of computer-generated holographic fringes for real-time holographic video (holovideo) display is very computation-intensive, requiring the development of such special systems as the Massachusetts Institute of Technology (MIT) Media Lab's "Holo-Chidi" system, which can generate and display holovideo at video rates. The Holo-Chidi system is made of two sets of cards-the set of processor cards and the set of video concentrator cards (VCCs). The processor cards are used for hologram computation, data archival/retrieval from a host system, and higher level control of the VCCs. The VCC formats compute holographic data from multiple hologram computing processor cards, converting the digital data to analog form to feed the acousto-optic modulators of the Media Lab's "MarkII" holographic display system. The generation of the holographic fringes from the 3-D numerical description of a scene takes place inside field-programmable gate arrays (FPGAs) resident in the processor card. These large FPGAs employ several superposition processing pipelines, all working in parallel to generate the fringes of the hologram frame. With nine processor boards, there are the equivalent of about 288 superposition ''processors'' generating the fringes simultaneously. A Holo-Chidi system with three VCCs has enough frame buffering capacity to hold up to 32 36-Mbyte hologram frames at a time. Precomputed holograms can also be loaded into the VCC from a host computer through the low-speed universal serial bus (USB) port. (C) 2003 SPIE and IST.
引用
收藏
页码:558 / 566
页数:9
相关论文
共 50 条
  • [21] Image Processing on Field Programmable Gate Arrays
    Celik, Ali Recai
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 1501 - 1504
  • [22] ANTIFUSE FIELD-PROGRAMMABLE GATE ARRAYS
    GREENE, J
    HAMDY, E
    BEAL, S
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1042 - 1056
  • [23] The future of field-programmable gate arrays
    Alfke, P
    PROCEEDINGS OF THE FIFTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 1999, : 36 - 40
  • [24] ARCHITECTURE OF FIELD-PROGRAMMABLE GATE ARRAYS
    ROSE, J
    ELGAMAL, A
    SANGIOVANNIVINCENTELLI, A
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1013 - 1029
  • [25] Special section on field programmable gate arrays
    Cong, J
    Ebeling, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (02) : 186 - 187
  • [26] Reconfigurable processing with field programmable gate arrays
    Fawcett, BK
    Watson, J
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 293 - 302
  • [27] Programming Technologies for Field Programmable Gate Arrays
    Abbasi, Tanvir Ahmed
    Abbasi, Mohammad Usaid
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2010, 5 (1-2): : 129 - 143
  • [28] FIELD-PROGRAMMABLE GATE ARRAYS - INTRODUCTION
    TRIMBERGER, S
    IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (03): : 3 - 5
  • [29] Holographic video comes up to speed
    不详
    PHYSICS WORLD, 2011, 24 (03) : 5 - 5
  • [30] Segmented routing for speed-performance and routability in field-programmable gate arrays
    Brown, S
    Khellah, M
    Lemieux, G
    VLSI DESIGN, 1996, 4 (04) : 275 - 291