Optimization Design of 2.5D TSV Package Using Thermo-electrical Co-simulation Method

被引:0
|
作者
Hou, Fengze [1 ,2 ,3 ]
Zhou, Yunyan [1 ,2 ,3 ]
Liu, Fengman [1 ,2 ,3 ]
Su, Meiying [1 ,2 ,3 ]
Chen, Cheng [1 ]
Li, Jun [1 ,2 ,3 ]
Lin, Tingyu [2 ,3 ]
Cao, Liqiang [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, 3 Bei Tu Cheng West Rd, Beijing 100029, Peoples R China
[2] Ruihua Opt, 3 Bei Tu Cheng West Rd, Beijing 100029, Peoples R China
[3] Natl Ctr Adv Packaging NCAP China, Wuxi 214135, Jiangsu, Peoples R China
关键词
2.5D TSV package; thermal; optimization design; thermo-electrical co-simulation; IR drop;
D O I
10.1109/ECTC.2016.165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 2.5D TSV (through silicon via) package is designed for handheld device. A high performance Application Processor die and a Memory die with the sizes of 7.535x7.616x0.15 mm(3) and 7.336x3.604x0.15 mm(3), respectively, are integrated on a silicon interposer with a large number of TSVs. The backside and front of the interposer have one and two layers of redistribution layer (RDL), respectively. Each layer of RDL is about 3 similar to 5 mu m and the minimum line width / pitch of the RDL in the interposer are 10 mu m /10 mu m. In order to investigate the thermal performance of the package, IR drop of Power and Ground (P/G) Nets of the Processor and Memory dies, and the mutual effects of them, the paper conducts the following researches: First of all, only thermal simulation is done to investigate the thermal performance of the 2.5D TSV package using Cadence Sigrity PowerDC. The highest junction temperatures of Processor and Memory dies are evaluated. When the ambient temperature is 25 degrees C, the junction temperatures of Processor and Memory dies are 62.7 degrees C and 56 degrees C, respectively, which are relatively higher for handheld device. Then, thermal and optimization designs are conducted to improve the thermal performance of the 2.5D TSV package. An aluminum heat spreader is employed, attached to the top surface of the 2.5D TSV package through high heat conductive thermal interface material (TIM). The effects of heat spreader size on the highest junction temperatures of Processor and Memory dies are studied and a heat spreader size of 60x60x2 mm(3) is chosen. Thirdly, thermal simulation and thermoelectrical co-simulation are compared to study the effects of P/G Nets of the both dies on the thermal performance of the 2.5D TSV package. It is found that P/G Nets could increase the junction temperature of the both dies. Fourthly, IR drop analysis and thermo-electrical co-simulation are compared to study the effects of the heat dissipation issues of the package on the IR drop of P/G Nets of the both dies. The study shows that the heat could increase the IR drop of P/G Nets of the both dies and IR drop of VDDCPU of the Processor die is the biggest. Fifthly, aiming at the VDDCPU of Processor die, optimization design is carried out to reduce the IR drop of VDDCPU. After optimization, IR drop of VDDCPU decreases by 45.3%. IR drop decreases to an acceptable value. Therefore, P/G Nets of the dies should be considered when conducting thermal simulation of the package, and heat dissipation issues of the package should also be considered when analyzing IR drop of P/G Nets of the dies.
引用
收藏
页码:1964 / 1969
页数:6
相关论文
共 50 条
  • [31] Finite Element Method (FEM) simulation based analysis for optimal chip layout of a 2.5D flip chip package
    Nayini, Manish
    Questad, David
    Farooq, Mukta
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [32] Model-Based Co-Simulation Method for PLC Programming: Interaction Design and Optimization
    Lan, Jianguo
    Zou, Wenbin
    Xu, Qimin
    Lai, Yanling
    Zhu, Shanying
    2024 33RD INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, ISIE 2024, 2024,
  • [33] Co-Simulation as Effective Method for Flexible Structure Vibration Control Design Validation and Optimization
    Schirrer, A.
    Kozek, M.
    2008 MEDITERRANEAN CONFERENCE ON CONTROL AUTOMATION, VOLS 1-4, 2008, : 1128 - 1133
  • [34] Simulation of Track Vibration Due to Moving Load by Using 2.5D Finite Element Method
    Zhang, Ling
    Feng, Qingsong
    INNOVATION AND SUSTAINABILITY OF MODERN RAILWAY, 2012, : 64 - +
  • [35] Design Optimization for Electrical Performance of a LFBGA Package Using EM-field Simulation
    Hunat, Christopher
    Tubillo, Carolyn
    Wang, Chuen Khiang
    Liang, Ren
    Suthiwongsunthorn, Nathapong
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 770 - 773
  • [36] Holistic Chiplet-Package Co-Optimization for Agile Custom 2.5-D Design
    Kabir, Md Arafat
    Peng, Yarui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (05): : 715 - 726
  • [37] Transient Electrical-Thermal Co-Simulation in the Design of On-Chip and 3-D Interconnects
    Lu, Tianjian
    Jin, Jian-Ming
    2015 31st International Review of Progress in Applied Computational Electromagnetics (ACES) Vol 31, 2015,
  • [38] Thermal-mechanical-electrical co-simulation of electron gun using finite element method
    Yang, Zaichao
    Xu, Li
    Hu, Quan
    Yin, Junhui
    Wang, Hao
    Li, Bin
    AIP ADVANCES, 2023, 13 (12)
  • [39] Evolutionary generation of (M)MIC component shapes using 2.5D EM simulation and discrete genetic optimization
    John, A
    Jansen, RH
    1996 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 1996, : 745 - 748
  • [40] Multi-Objective Optimization Design of Plate-type Fuel via Co-simulation Method
    Tan, Jiatong
    Li, Quan
    Zhao, Bo
    Ma, Chao
    Wu, Yingwei
    Li, Yuanming
    Zhang, Jing
    He, Yanan
    Ye, Tianzhou
    Zhang, Cheng
    Tian, Wenxi
    Su, Guanghui
    Qiu, Suizheng
    ANNALS OF NUCLEAR ENERGY, 2022, 169