Optimization Design of 2.5D TSV Package Using Thermo-electrical Co-simulation Method

被引:0
|
作者
Hou, Fengze [1 ,2 ,3 ]
Zhou, Yunyan [1 ,2 ,3 ]
Liu, Fengman [1 ,2 ,3 ]
Su, Meiying [1 ,2 ,3 ]
Chen, Cheng [1 ]
Li, Jun [1 ,2 ,3 ]
Lin, Tingyu [2 ,3 ]
Cao, Liqiang [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, 3 Bei Tu Cheng West Rd, Beijing 100029, Peoples R China
[2] Ruihua Opt, 3 Bei Tu Cheng West Rd, Beijing 100029, Peoples R China
[3] Natl Ctr Adv Packaging NCAP China, Wuxi 214135, Jiangsu, Peoples R China
关键词
2.5D TSV package; thermal; optimization design; thermo-electrical co-simulation; IR drop;
D O I
10.1109/ECTC.2016.165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 2.5D TSV (through silicon via) package is designed for handheld device. A high performance Application Processor die and a Memory die with the sizes of 7.535x7.616x0.15 mm(3) and 7.336x3.604x0.15 mm(3), respectively, are integrated on a silicon interposer with a large number of TSVs. The backside and front of the interposer have one and two layers of redistribution layer (RDL), respectively. Each layer of RDL is about 3 similar to 5 mu m and the minimum line width / pitch of the RDL in the interposer are 10 mu m /10 mu m. In order to investigate the thermal performance of the package, IR drop of Power and Ground (P/G) Nets of the Processor and Memory dies, and the mutual effects of them, the paper conducts the following researches: First of all, only thermal simulation is done to investigate the thermal performance of the 2.5D TSV package using Cadence Sigrity PowerDC. The highest junction temperatures of Processor and Memory dies are evaluated. When the ambient temperature is 25 degrees C, the junction temperatures of Processor and Memory dies are 62.7 degrees C and 56 degrees C, respectively, which are relatively higher for handheld device. Then, thermal and optimization designs are conducted to improve the thermal performance of the 2.5D TSV package. An aluminum heat spreader is employed, attached to the top surface of the 2.5D TSV package through high heat conductive thermal interface material (TIM). The effects of heat spreader size on the highest junction temperatures of Processor and Memory dies are studied and a heat spreader size of 60x60x2 mm(3) is chosen. Thirdly, thermal simulation and thermoelectrical co-simulation are compared to study the effects of P/G Nets of the both dies on the thermal performance of the 2.5D TSV package. It is found that P/G Nets could increase the junction temperature of the both dies. Fourthly, IR drop analysis and thermo-electrical co-simulation are compared to study the effects of the heat dissipation issues of the package on the IR drop of P/G Nets of the both dies. The study shows that the heat could increase the IR drop of P/G Nets of the both dies and IR drop of VDDCPU of the Processor die is the biggest. Fifthly, aiming at the VDDCPU of Processor die, optimization design is carried out to reduce the IR drop of VDDCPU. After optimization, IR drop of VDDCPU decreases by 45.3%. IR drop decreases to an acceptable value. Therefore, P/G Nets of the dies should be considered when conducting thermal simulation of the package, and heat dissipation issues of the package should also be considered when analyzing IR drop of P/G Nets of the dies.
引用
收藏
页码:1964 / 1969
页数:6
相关论文
共 50 条
  • [21] Linking geometrical and electrical parameters of flex substrate vertical interconnects for 2.5D system-in-package design
    Maass, Uwe
    Polityko, David Dmitry
    Richter, Christian
    Ndip, Ivan
    Hefer, Jan
    Guttowskin, Stephan
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1861 - +
  • [22] Minimum-thickness method for 2.5D topology optimization applied to structural design
    Pozo, Sebastian
    Golecki, Thomas
    Gomez, Fernando
    Carrion, Juan
    Spencer, Billie F., Jr.
    ENGINEERING STRUCTURES, 2023, 286
  • [23] Architecture, Chip, and Package Co-design Flow for 2.5D IC Design Enabling Heterogeneous IP Reuse
    Kim, Jinwoo
    Murali, Gauthaman
    Park, Heechun
    Qin, Eric
    Kwon, Hyoukjun
    Chekuri, Venkata Chaitanya Krishna
    Dasari, Nihar
    Singh, Arvind
    Lee, Minah
    Torun, Hakki Mert
    Roy, Kallol
    Swaminathan, Madhavan
    Mukhopadhyay, Saibal
    Krishna, Tushar
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [24] Research on the Signal Impedance Optimization Method on 2.5D Si-interposer Design
    Yang, Ju
    Wu, Feng
    Yuan, Kai
    Ji, Yanru
    Wang, Zongwei
    Li, Guangyao
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [25] Efficient inversion of 2.5D electrical resistivity data using the discrete adjoint method
    Domenzain, Diego
    Bradford, John
    Mead, Jodi
    GEOPHYSICS, 2021, 86 (03) : E225 - E237
  • [26] Fast Electrical-Thermal Co-simulation using Multigrid Method for 3D Integration
    Xie, Jianyong
    Swaminathan, Madhavan
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 651 - 657
  • [27] 2.5D chip-package warpage analysis using RVE-based homogenization method
    Huang, Jianlun
    Xue, Song
    Liu, Shaoyi
    Li, Guangmi
    Wang, Congsi
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [28] Topology optimization of 2.5D parts using the SIMP method with a variable thickness approach
    Kandemir, Volkan
    Dogan, Oguz
    Yaman, Ulas
    28TH INTERNATIONAL CONFERENCE ON FLEXIBLE AUTOMATION AND INTELLIGENT MANUFACTURING (FAIM2018): GLOBAL INTEGRATION OF INTELLIGENT MANUFACTURING AND SMART INDUSTRY FOR GOOD OF HUMANITY, 2018, 17 : 29 - 36
  • [29] 2.5D Topology Optimization to Design Overlapping Winding in Multi-Phase Coreless Electrical Machine
    Thabuis, Adrien
    Ren, Xiaotao
    Perriard, Yves
    TWENTIETH BIENNIAL IEEE CONFERENCE ON ELECTROMAGNETIC FIELD COMPUTATION (IEEE CEFC 2022), 2022,
  • [30] Domain Decomposition and Reduction Method for Efficient Thermal Simulation and Design of 2.5D Heterogeneous Integration
    Lan, Shunxiang
    Tang, Min
    Mao, Junfa
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 624 - 627