A fuzzy test generation algorithm for combinational circuits

被引:0
|
作者
Liu, XD [1 ]
Zhang, YG [1 ]
Sun, SH [1 ]
机构
[1] Harbin Inst Technol, Dept Automat Test & Control, Harbin 150001, Peoples R China
关键词
D O I
暂无
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The problem of test generation has been proved to be the NP-complete problem and it is becoming more and more difficult as the complexity of VLSI circuits and digital systems ever grows. Different techniques for solving the problem of test generation for digital circuits have been proposed over the years, for example, deterministic algorithm, simulation based algorithm and other algorithms. But there is no one that is far superior to the other algorithms; the test generation for digital circuits will remain a challenging problem for years to come. In this paper a fuzzy test generation algorithm for combinational logic circuits is proposed In our method, the fault value is represented as fuzzy logic value, and several key techniques are used to generate test vectors to achieve high fault coverage at low computational complexity. This new algorithm is composed of two phases. The first phase it generates the test vector by computing the fault value of the primary outputs, and computes it fault-free value using the test vector to find the testable fault. In the second phase, it generates another test vector of the fault point by using the fault-free value of the fault point as constraint condition. This method is radically different from the conventional methods, and it doesn't need the process of backtracks. Some experimental results on the benchmark circuits demonstrate the feasibility of this algorithm.
引用
收藏
页码:1129 / 1130
页数:2
相关论文
共 50 条
  • [1] An Effective Test Generation Algorithm for Combinational Circuits
    王建潮
    魏道政
    Journal of Computer Science and Technology, 1986, (04) : 1 - 16
  • [2] A new test generation algorithm for combinational logic circuits
    Liu, XD
    Sun, SH
    ISTM/2001: 4TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2001, : 953 - 957
  • [3] Complete critical path algorithm for test generation of combinational circuits
    Zhou, Quan
    Wei, Daozheng
    Journal of Computer Science and Technology, 1991, 6 (01) : 74 - 82
  • [4] A Complete Critical Path Algorithm for Test Generation of Combinational Circuits
    周权
    魏道政
    JournalofComputerScienceandTechnology, 1991, (01) : 74 - 82
  • [5] Test pattern generation for combinational circuits
    Jisuanji Xuebao, 10 (788-793):
  • [6] Neural networks based test generation algorithm for combinational logic circuits
    Liu, Xiao-Dong
    Sun, Sheng-He
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2002, 34 (02): : 255 - 257
  • [7] 9-V ALGORITHM FOR TEST PATTERN GENERATION OF COMBINATIONAL DIGITAL CIRCUITS
    CHA, CW
    DONATH, WE
    OZGUNER, F
    IEEE TRANSACTIONS ON COMPUTERS, 1978, 27 (03) : 193 - 200
  • [8] Combinational circuits test generation using quantum-inspired evolutionary algorithm
    Peng, XY
    Zhao, ZY
    Peng, Y
    ICEMI 2005: CONFERENCE PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL 3, 2005, : 754 - 757
  • [9] New approach to test generation for combinational circuits
    Zhao, Chun-Hui
    Hou, Yan-Li
    Hu, Jia-Wei
    Lan, Hai-Yan
    Journal of Harbin Institute of Technology (New Series), 2009, 16 (01) : 61 - 65
  • [10] A new approach to test generation for combinational circuits
    赵春晖
    侯艳丽
    胡佳伟
    兰海燕
    Journal of Harbin Institute of Technology(New series), 2009, (01) : 61 - 65