A Josephson ternary memory circuit

被引:3
|
作者
Morisue, M [1 ]
Endo, J [1 ]
Morooka, T [1 ]
Shimizu, N [1 ]
Sakamoto, M [1 ]
机构
[1] Hiroshima City Univ, Hiroshima, Japan
关键词
D O I
10.1109/ISMVL.1998.679270
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel ternary logic memory, circuit using Josephson junctions is described The principle of the ternary memory circuit proposed here is based on the persistent circulating current in the superconducting loop in the clockwise and the counter clockwise directions. As the gate for writing and reading operation of the memory, the three-junction SQUID and the JCTL which is constructed by combination of two two-junction SQUIDs are used. In order to develop the memory circuit, we have made the simulations to determine the most suitable circuit parameters to the memory cell and then fabricated the circuit based on 2 mu m minimum line width technology. The simulation results show satisfactory operations of the memory circuit, which agree well with the experiment results. The advantages of the proposed memory circuit are capability of high speed computation, low power consumption and very simple construction with less number of elements due to the ternary operation.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条