A Josephson ternary memory circuit

被引:3
|
作者
Morisue, M [1 ]
Endo, J [1 ]
Morooka, T [1 ]
Shimizu, N [1 ]
Sakamoto, M [1 ]
机构
[1] Hiroshima City Univ, Hiroshima, Japan
关键词
D O I
10.1109/ISMVL.1998.679270
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel ternary logic memory, circuit using Josephson junctions is described The principle of the ternary memory circuit proposed here is based on the persistent circulating current in the superconducting loop in the clockwise and the counter clockwise directions. As the gate for writing and reading operation of the memory, the three-junction SQUID and the JCTL which is constructed by combination of two two-junction SQUIDs are used. In order to develop the memory circuit, we have made the simulations to determine the most suitable circuit parameters to the memory cell and then fabricated the circuit based on 2 mu m minimum line width technology. The simulation results show satisfactory operations of the memory circuit, which agree well with the experiment results. The advantages of the proposed memory circuit are capability of high speed computation, low power consumption and very simple construction with less number of elements due to the ternary operation.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [41] Modified josephson rquation for mesoscopic parallel lC circuit including a josephson junction
    Su, Jie
    Wang, Ji-Suo
    Liang, Bao-Long
    Zhang, Xiao-Yan
    Chinese Physics Letters, 2009, 26 (01):
  • [42] Non-volatile logic-in-memory ternary content addressable memory circuit with floating gate field effect transistor
    Cho, Sangki
    Kim, Sueyeon
    Choi, Insoo
    Kang, Myounggon
    Baik, Seungjae
    Jeon, Jongwook
    AIP ADVANCES, 2023, 13 (04)
  • [43] PROPOSED DISTRIBUTED JOSEPHSON LOGIC-CIRCUIT
    SCHLIG, ES
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) : 424 - 426
  • [44] Dynamics of memristive circuit driven by Josephson junction
    Jiang, Cuimei
    Gu, Xuejing
    Zhang, Fangfang
    Liu, Jian
    Liu, Pengfei
    PHYSICA SCRIPTA, 2024, 99 (10)
  • [45] Circuit for precision simulation of a capacitive Josephson junction
    Blackburn, James A.
    JOURNAL OF APPLIED PHYSICS, 2007, 101 (09)
  • [46] Circuit models for arrays of Josephson oscillators with loads
    Trías, E
    Orlando, TP
    Duwel, AE
    Watanabe, S
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 4316 - 4319
  • [47] PECULIARITIES OF SWITCHING THE CIRCUIT WITH JOSEPHSON-JUNCTION
    DUBROVIN, VS
    RAKITIN, VV
    RADIOTEKHNIKA I ELEKTRONIKA, 1985, 30 (07): : 1443 - 1445
  • [48] JOSEPHSON COMPLEMENTARY CIRCUIT EMPLOYING INTERFEROMETERS.
    Harada, Yutaka
    Kotera, Nobuo
    Kawabe, Ushio
    Transactions of the Institute of Electronics and Communication Engineers of Japan. Section E, 1985, E68 (07): : 403 - 404
  • [49] Role of Quasiparticles in an Electric Circuit with Josephson Junctions
    Rossignol, Benoit
    Kloss, Thomas
    Waintal, Xavier
    PHYSICAL REVIEW LETTERS, 2019, 122 (20)
  • [50] Josephson-MOS integrated circuit technology
    Maezawa, M.
    Suzuki, M.
    Takato, H.
    Nakagawa, H.
    Sekigawa, T.
    Aoyagi, M.
    Shoji, A.
    Denshi Gijutsu Sogo Kenkyusho Iho/Bulletin of the Electrotechnical Laboratory, 1998, 62 (12): : 249 - 257