VHDL Implementation of a communication interface for integrated MEMS

被引:3
|
作者
Castello, E. Magdaleno [1 ]
Valido, M. Rodriguez [1 ]
Alfonso, A. J. Ayala [1 ]
机构
[1] Univ La Laguna, Dept Fis Fundamental Expt Elect & Sist, Grp Commun & Teledetecc, E-38207 San Cristobal la Laguna, Spain
关键词
VHDL; FPGA; communication protocol; distributed architecture; smart sensors; MEMS;
D O I
10.1007/s00542-007-0474-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this paper is to develop a distributed architecture for integrating micro-electromechanical system (MEMS or microsystem) based on a hierarchical communications system governed by a master node. A MEM integrates a sensor with its signal conditioner and communications interface, thus reducing mass, volume and power consumption. In pursuing this objective, we developed an interface to connect MEMS on a sensor or microinstrument network. Interface model was developed using VHSIC hardware description language (VHDL). The implemented model or intellectual property (IP) core can be easily added to the microsystem or MEM. The core thus developed contains an interface file system (IFS) that supplies all the information related to the micro-system that we wish to connect to the network, allowing the specific characteristics to be isolated to the micro-instrument. The IFS allows all the nodes to have the same interface from the network point of view. In order to support complexity management and composability of the microinstrument, the IFS has a real-time service interface and a configuration interface. A functional characteristic of this configuration interface is the automatic new node integration or plug and play on network. The design was implemented in a field programmable gate array (FPGA) and was successfully tested. The FPGA implementation makes the designed nodes small-size, flexible, customizable, reconfigurable or reprogrammable with advantages of well-customized, cost-effective, integration, accessibility and expandability. The VHDL hardware solution is a key feature for size reduction. The system can be resized according to its needs taking advantages of the VHDL configurability.
引用
下载
收藏
页码:453 / 462
页数:10
相关论文
共 50 条
  • [31] VHDL-AMS mems modeling and simulation with Matlab™
    Zorzi, M
    Gaddi, R
    Speciale, N
    SENSORS AND MICROSYSTEMS, PROCEEDINGS, 2004, : 467 - 472
  • [32] Binary Division Algorithm and Implementation in VHDL
    Adamec, Filip
    Fryza, Tomas
    PROCEEDINGS OF 19TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA 2009, 2009, : 87 - 90
  • [33] Multirate control implementation for an integrated communication and control system
    Casanova, V
    Salt, J
    CONTROL ENGINEERING PRACTICE, 2003, 11 (11) : 1335 - 1348
  • [34] A VHDL implementation of the Hummingbird cryptographic algorithm
    Mammou, Stavroula
    Balobas, Dimitrios
    Konofaos, Nikos
    2017 4TH PANHELLENIC CONFERENCE ON ELECTRONICS AND TELECOMMUNICATIONS (PACET), 2017, : 157 - 160
  • [35] Implementation of AES algorithm using VHDL
    Kumar, Amit
    Kumar, Manoj
    Balramudu, P.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 732 - 737
  • [36] The VHDL Implementation of Reconfigurable MIPS Processor
    Ziebinski, Adam
    Swierc, Stanislaw
    MAN-MACHINE INTERACTIONS, 2009, 59 : 663 - +
  • [37] VHDL Implementation of UART with BIST capability
    Nitin, Patel
    Patel, Naresh
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [38] VHDL implementation of the lane detection algorithm
    Pankiewicz, P.
    Powiertowski, W.
    Roszak, G.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 581 - 584
  • [39] FEC & BCH: Study and Implementation on VHDL
    Chand, Elisha
    Reddy, C. Ashok
    Aswathakumara, M.
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 1099 - 1101
  • [40] VHDL IMPLEMENTATION ALLOWS BEHAVIORAL DESCRIPTIONS
    GOERING, R
    COMPUTER DESIGN, 1988, 27 (02): : 21 - 21