VHDL Implementation of a communication interface for integrated MEMS

被引:3
|
作者
Castello, E. Magdaleno [1 ]
Valido, M. Rodriguez [1 ]
Alfonso, A. J. Ayala [1 ]
机构
[1] Univ La Laguna, Dept Fis Fundamental Expt Elect & Sist, Grp Commun & Teledetecc, E-38207 San Cristobal la Laguna, Spain
关键词
VHDL; FPGA; communication protocol; distributed architecture; smart sensors; MEMS;
D O I
10.1007/s00542-007-0474-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this paper is to develop a distributed architecture for integrating micro-electromechanical system (MEMS or microsystem) based on a hierarchical communications system governed by a master node. A MEM integrates a sensor with its signal conditioner and communications interface, thus reducing mass, volume and power consumption. In pursuing this objective, we developed an interface to connect MEMS on a sensor or microinstrument network. Interface model was developed using VHSIC hardware description language (VHDL). The implemented model or intellectual property (IP) core can be easily added to the microsystem or MEM. The core thus developed contains an interface file system (IFS) that supplies all the information related to the micro-system that we wish to connect to the network, allowing the specific characteristics to be isolated to the micro-instrument. The IFS allows all the nodes to have the same interface from the network point of view. In order to support complexity management and composability of the microinstrument, the IFS has a real-time service interface and a configuration interface. A functional characteristic of this configuration interface is the automatic new node integration or plug and play on network. The design was implemented in a field programmable gate array (FPGA) and was successfully tested. The FPGA implementation makes the designed nodes small-size, flexible, customizable, reconfigurable or reprogrammable with advantages of well-customized, cost-effective, integration, accessibility and expandability. The VHDL hardware solution is a key feature for size reduction. The system can be resized according to its needs taking advantages of the VHDL configurability.
引用
收藏
页码:453 / 462
页数:10
相关论文
共 50 条
  • [21] A tester-on-chip implementation in 0.18μ CMOS utilizing a MEMS interface
    Rashidzadeh, R
    Ahmadi, M
    Miller, WC
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 561 - 564
  • [22] VHDL integrated test development
    Leung, Eddie
    Qureshy, Nafees
    Rhodes, Tim
    Tsai, Tso-Sheng
    [J]. Electronic Product Design, 1995, 16 (10):
  • [23] Integrated MEMS structures and CMOS circuits for bioelectronic interface with single cells
    Reeves, N
    Liu, Y
    Nelson, NM
    Malhotra, S
    Loganathan, M
    Lauenstein, JM
    Chaiyupatumpa, J
    Smela, E
    Abshire, PA
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 673 - 676
  • [25] The Design and Implementation of CAN Node Intelligent Communication Interface
    Gao Qiang
    Ren Dexue
    Zhang Hanfeng
    Wu Haiqing
    Sun Jian
    [J]. 2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 4954 - +
  • [26] Design and implementation of data communication interface for power plant
    Qin, Yufei
    Bai, Yan
    Wang, Xiao
    Zhang, Keming
    Zhong, Yanhui
    [J]. Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2010, 30 (06): : 127 - 130
  • [27] Development and Implementation of a Modular Interface for a DroneCAN Communication Bus
    Jahneke, Julien
    Nolte, Udo
    Henkenjohann, Mark
    Seidenberg, Tobias
    Henke, Christian
    Traechtler, Ansgar
    [J]. 2024 IEEE AEROSPACE CONFERENCE, 2024,
  • [28] Functional analysis of an integrated communication interface during ESD
    Ungru, Thomas
    Wilkening, Wolfgang
    Walker, Steffen
    Negra, Renato
    [J]. 2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits, 2015, : 125 - 130
  • [29] Design of high-speed integrated communication interface
    Wang Shicheng
    Liu Taiyang
    Liu Zhiguo
    Zhang Jinsheng
    [J]. Proceedings of the First International Symposium on Test Automation & Instrumentation, Vols 1 - 3, 2006, : 1772 - 1776
  • [30] MEMS器件VHDL-AMS宏模型
    孙振新
    黄庆安
    李伟华
    [J]. 微纳电子技术, 2003, (05) : 33 - 36