Implementation of a CMOS mixed-signal digital FLC chip using new Fuzzifier and current mode A/D

被引:0
|
作者
Yosefi, Gh. [1 ]
Aminifar, S. [1 ]
机构
[1] Islamic Azad Univ Mahabad, Mahabad 59135, Iran
来源
2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4 | 2007年
关键词
CMOS; FLC chip; fuzzification; min operator; A/D converter; current mode circuits;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we design a new Fuzzy Logic controller (FLC) chip with mixed-signal input and digital output. For implementing this idea, a new programmable Fuzzifier circuit based on generation of three current membership functions including Gaussian, Trapezoidal and Triangular shapes and three new circuits for implementing Min operators are proposed. We improved a Multiplier/Divider circuit and a current mode Analog to Digital (AID) converter with 7bit resolutions to complete and implement Defuzzifier block. The proposed controller was designed less than 0.1 mm(2) in 0.35um CMOS standard technology. The inference speed and Power consumption of the controller are about 16.6 MFLIPS and 13.4mw respectively.
引用
收藏
页码:996 / 1000
页数:5
相关论文
共 50 条
  • [31] Crosstalk effects in mixed-signal ICs in deep submicron digital CMOS technology
    Liberali, V
    Rossi, R
    Torelli, G
    MICROELECTRONICS JOURNAL, 2000, 31 (11-12): : 893 - 904
  • [32] Approaches to reducing digital-noise coupling in CMOS mixed-signal LSIs
    Tsukada, T
    MakieFukuda, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 263 - 275
  • [33] High Performance CMOS Transconductor for Mixed-Signal Analog-Digital Applications
    Ali Assi
    Mohamad Sawan
    Analog Integrated Circuits and Signal Processing, 1999, 19 : 303 - 317
  • [34] A CMOS temperature-independent current reference optimized for mixed-signal applications
    Russo Ramos, Filipe Guimaraes
    Mussolini, Thiago Pouza
    Moreno, Robson Luiz
    Pimenta, Tales Cleber
    INTEGRATION-THE VLSI JOURNAL, 2019, 66 : 88 - 95
  • [35] A flexible mixed-signal image processing pipeline using 3D chip stacks
    Shi, Lan
    Soell, Christopher
    Pfundt, Benjamin
    Baenisch, Andreas
    Reichenbach, Marc
    Seiler, Juergen
    Ussmueller, Thomas
    Weigel, Robert
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2018, 14 (03) : 517 - 534
  • [36] A flexible mixed-signal image processing pipeline using 3D chip stacks
    Lan Shi
    Christopher Soell
    Benjamin Pfundt
    Andreas Baenisch
    Marc Reichenbach
    Juergen Seiler
    Thomas Ussmueller
    Robert Weigel
    Journal of Real-Time Image Processing, 2018, 14 : 517 - 534
  • [37] CMOS design of adaptive fuzzy ASICs using mixed-signal circuits
    VidalVerdu, F
    Navas, R
    RodriguezVazquez, A
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 430 - 433
  • [38] Substrate noise issues in mixed-signal chip designs using spice
    Singh, R
    Sali, S
    INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC COMPATIBILITY, 1997, (445): : 108 - 112
  • [39] ATPG for Mixed-Signal Circuits Using Commercial Digital Tools
    Wegener, Carsten
    2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
  • [40] Implementation of CMOS flexible fuzzy logic controller chip in current mode
    Gheysari, Kazem
    Mashoufi, Behboud
    FUZZY SETS AND SYSTEMS, 2011, 185 (01) : 125 - 137