Methodology of Gate Voltage Selection for Power Loss Manipulation of Power Semiconductor Device

被引:1
|
作者
Chanekar, Abhishek [1 ]
Deshmukh, Nachiketa [2 ]
Arya, Abhinav [2 ]
Anand, Sandeep [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Mumbai, India
[2] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur, India
关键词
Power semiconductor device; power loss manipulation; gate voltage; desaturation protection; RELIABILITY; CONVERTERS;
D O I
10.1109/ECCE50734.2022.9948082
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Power loss manipulation is popularly used to control the junction temperature swing and hence, enhance reliability of power semiconductor devices (PSDs). Gate voltage control to drive the PSD in saturation region provides flexibility to control power losses. However, intermittent saturation region operation is not possible for commercially available gate drivers with desaturation protection. This paper proposes a methodology to select gate voltage range for loss manipulation of PSD. The objective of the proposed methodology is to select minimum value of gate voltage to ensure wide range of power loss modulation and thereby, enhanced lifetime. The proposed methodology considers the effect of parameter variation on gate voltage selection and avoids false triggering of desaturation protection during power loss manipulation. The simulation studies are carried out to validate the proposed method. The efficacy of proposed method is also validated experimentally on a 350W dc-dc boost converter prototype.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A nonlinear programming based power optimization methodology for gate sizing and voltage selection
    Mahalingam, V
    Ranganathan, N
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 180 - 185
  • [2] Power device characterization and selection of high voltage and high power STATCOM
    Ouyang, Xudong
    Peng, Cheng
    Hu, Guangzhen
    Zhang, Haitao
    Jiang, Qirong
    Li, Kuang
    Dianli Xitong Zidonghua/Automation of Electric Power Systems, 2013, 37 (02): : 113 - 118
  • [3] A Programmable Gate Driver for Power Semiconductor Switching Loss Characterization
    Gottschlich, Jan
    De Doncker, Rik W.
    2015 IEEE 11TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS (PEDS 2015), 2015, : 456 - 461
  • [4] Selection of Power Semiconductor Devices for a Standalone System based on Power Loss Analysis
    Carralero, Leandro L. O.
    Prado, Edemar O.
    Tahim, Andre P. N.
    Costa, Fabiano F.
    Pinheiro, Jose R.
    IEEE LATIN AMERICA TRANSACTIONS, 2024, 22 (06) : 519 - 527
  • [5] Clustered insulated gate bipolar transistor: a new power semiconductor device
    Sweet, M
    Spulber, O
    Bose, JVSC
    Ngwendson, L
    Vershinin, KV
    De Souza, MM
    Narayanan, EMS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (02): : 75 - 78
  • [6] Power Loss Reduction of Low-Voltage Power MOSFET by Combination of Assist Gate Structure and Gate Control Technology
    Saito, Wataru
    Nishizawa, Shin-ichi
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 271 - 274
  • [7] Power Loss Reduction of Low-Voltage Power MOSFET by Combination of Assist Gate Structure and Gate Control Technology
    Saito, Wataru
    Nishizawa, Shin-Ichi
    Proceedings of the International Symposium on Power Semiconductor Devices and ICs, 2021, 2021-May : 271 - 274
  • [8] Analytic Calculation Method of Power Loss for High Voltage and High Power IGBT Device
    Ning, Jian
    Hao, Bin
    Li, Jianhui
    Zhao, Zhibin
    PROCEEDINGS OF 2023 INTERNATIONAL CONFERENCE ON WIRELESS POWER TRANSFER, VOL 4, ICWPT 2023, 2024, 1161 : 366 - 373
  • [9] Gate Voltage-Based Active Thermal Control of Power Semiconductor Devices
    Chanekar, Abhishek
    Deshmukh, Nachiketa
    Arya, Abhinav
    Anand, Sandeep
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (09) : 11531 - 11542
  • [10] Optically-Activated Gate Control of Power Semiconductor Device Switching Dynamics
    Mazumder, Sudip K.
    Sarkar, Tirthajyoti
    2009 21ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2009, : 152 - 155