Methodology of Gate Voltage Selection for Power Loss Manipulation of Power Semiconductor Device

被引:1
|
作者
Chanekar, Abhishek [1 ]
Deshmukh, Nachiketa [2 ]
Arya, Abhinav [2 ]
Anand, Sandeep [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Mumbai, India
[2] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur, India
关键词
Power semiconductor device; power loss manipulation; gate voltage; desaturation protection; RELIABILITY; CONVERTERS;
D O I
10.1109/ECCE50734.2022.9948082
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Power loss manipulation is popularly used to control the junction temperature swing and hence, enhance reliability of power semiconductor devices (PSDs). Gate voltage control to drive the PSD in saturation region provides flexibility to control power losses. However, intermittent saturation region operation is not possible for commercially available gate drivers with desaturation protection. This paper proposes a methodology to select gate voltage range for loss manipulation of PSD. The objective of the proposed methodology is to select minimum value of gate voltage to ensure wide range of power loss modulation and thereby, enhanced lifetime. The proposed methodology considers the effect of parameter variation on gate voltage selection and avoids false triggering of desaturation protection during power loss manipulation. The simulation studies are carried out to validate the proposed method. The efficacy of proposed method is also validated experimentally on a 350W dc-dc boost converter prototype.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] The future of power semiconductor device technology
    Baliga, BJ
    PROCEEDINGS OF THE IEEE, 2001, 89 (06) : 822 - 832
  • [22] POWER SEMICONDUCTOR-DEVICE SIMULATOR
    SAKAI, T
    SHIMADA, Y
    KATOH, K
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1987, 35 (01): : 67 - 72
  • [23] POWER SEMICONDUCTOR DEVICE SIMULATOR.
    Sakai, Tatsuo
    Shimada, Yuuki
    Katoh, Kuniharu
    Reports of the Electrical Communication Laboratory, 1987, 35 (01): : 67 - 72
  • [24] POWER SEMICONDUCTOR DEVICE MODELLING.
    Williams, B.W.
    Journal of Electrical and Electronics Engineering, Australia, 1984, 4 (03): : 239 - 249
  • [25] Power Semiconductor Device Modeling and Simulation
    Mantooth, H. A.
    Ahmed, S.
    Ang, S. S.
    GALLIUM NITRIDE AND SILICON CARBIDE POWER TECHNOLOGIES 3, 2013, 58 (04): : 391 - 398
  • [26] Silicon carbide JFET - fast, high voltage semiconductor device for power electronics applications
    Rabkowski, Jacek
    PRZEGLAD ELEKTROTECHNICZNY, 2009, 85 (04): : 205 - 208
  • [27] An Investigation of the IGBT Gate Driving Conditions employing an Equivalent Circuit Model of Power Semiconductor Device
    Uemura, Hirofumi
    Yoshida, Daichi
    Matsumoto, Hiroyuki
    Fujimoto, Hisashi
    Okuma, Yasuhiro
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [28] Characterization Circuit, Gate Driver and Fixture for Wide-Bandgap Power Semiconductor Device Testing
    Saadeh, Osama
    Al-Hmoud, Ahmad
    Dalala, Zakariya
    ELECTRONICS, 2020, 9 (05)
  • [29] High-power semiconductor device: a symmetric gate commutated turn-off thyristor
    Iwamoto, H
    Satoh, K
    Yamamoto, M
    Kawakami, A
    IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2001, 148 (04): : 363 - 368
  • [30] Power loss and junction temperature analysis of power semiconductor devices
    Xu, DW
    Lu, HW
    Huang, LP
    Azuma, SS
    Kimata, MH
    Uchida, RH
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2002, 38 (05) : 1426 - 1431