An Energy-efficient Matrix Multiplication Accelerator by Distributed In-memory Computing on Binary RRAM Crossbar

被引:0
|
作者
Ni, Leibin [1 ]
Wang, Yuhao [1 ]
Yu, Hao [1 ]
Yang, Wei [2 ]
Weng, Chuliang [2 ]
Zhao, Junfeng [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
[2] Huawei Technol Co Ltd, Shannon Lab, Shenzhen, Peoples R China
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging resistive random-access memory (RRAM) can provide non-volatile memory storage but also intrinsic logic for matrix-vector multiplication, which is ideal for low-power and high-throughput data analytics accelerator performed in memory. However, the existing RRAM-based computing device is mainly assumed on a multi-level analog computing, whose result is sensitive to process non-uniformity as well as additional AD-conversion and I/O overhead. This paper explores the data analytics accelerator on binary RRAM-crossbar. Accordingly, one distributed in-memory computing architecture is proposed with design of according component and control protocol. Both memory array and logic accelerator can be implemented by RRAM-crossbar purely in binary, where logic-memory pairs can be distributed with protocol of control bus. Based on numerical results for fingerprint matching that is mapped on the proposed RRAM-crossbar, the proposed architecture has shown 2.86x faster speed, 154x better energy efficiency, and 100x smaller area when compared to the same design by CMOS-based ASIC.
引用
收藏
页码:280 / 285
页数:6
相关论文
共 50 条
  • [41] An Energy-efficient Non-volatile In-Memory Accelerator for Sparse-representation based Face Recognition
    Wang, Yuhao
    Huang, Hantao
    Ni, Leibin
    Yu, Hao
    Yan, Mei
    Weng, Chuliang
    Yang, Wei
    Zhao, Junfeng
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 932 - 935
  • [42] In-Memory Binary Vector-Matrix Multiplication Based on Complementary Resistive Switches
    Ziegler, Tobias
    Waser, Rainer
    Wouters, Dirk J.
    Menzel, Stephan
    ADVANCED INTELLIGENT SYSTEMS, 2020, 2 (10)
  • [43] Design of High-RA STT-MRAM for Future Energy-Efficient In-Memory Computing
    Hong, Ming-Chun
    Su, Yi-Hui
    Chen, Guan-Long
    Hsin, Yu-Chen
    Chang, Yao-Jen
    Chen, Kuan-Ming
    Yang, Shan-Yi
    Wang, I-Jung
    Rahaman, S. K. Ziaur
    Lee, Hsin-Han
    Wei, Jeng-Hua
    Sheu, Shyh-Shyuan
    Lo, Wei-Chung
    Chang, Shih-Chieh
    Hou, Tuo-Hung
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [44] Reconfigurable logic in nanosecond Cu/GeTe/TiN filamentary memristors for energy-efficient in-memory computing
    Jin, Miao-Miao
    Cheng, Long
    Li, Yi
    Hu, Si-Yu
    Lu, Ke
    Chen, Jia
    Duan, Nian
    Wang, Zhuo-Rui
    Zhou, Ya-Xiong
    Chang, Ting-Chang
    Miao, Xiang-Shui
    NANOTECHNOLOGY, 2018, 29 (38)
  • [45] An energy-efficient in-memory computing architecture for survival data analysis based on resistive switching memories
    Baroni, Andrea
    Glukhov, Artem
    Perez, Eduardo
    Wenger, Christian
    Calore, Enrico
    Schifano, Sebastiano Fabio
    Olivo, Piero
    Ielmini, Daniele
    Zambelli, Cristian
    FRONTIERS IN NEUROSCIENCE, 2022, 16
  • [46] Reconfigurable logic in nanosecond Cu/GeTe/TiN filamentary memristors for energy-efficient in-memory computing
    Jin, Miao-Miao
    Cheng, Long
    Li, Yi
    Hu, Si-Yu
    Lu, Ke
    Chen, Jia
    Duan, Nian
    Wang, Zhuo-Rui
    Zhou, Ya-Xiong
    Chang, Ting-Chang
    Miao, Xiang-Shui
    Nanotechnology, 2018, 29 (38):
  • [47] The Opportunity of Negative Capacitance Behavior in Flash Memory for High-Density and Energy-Efficient In-Memory Computing Applications
    Kim, Taeho
    Kim, Giuk
    Lee, Young Kyu
    Ko, Dong Han
    Hwang, Junghyeon
    Lee, Sangho
    Shin, Hunbeom
    Jeong, Yeongseok
    Jung, Seong-Ook
    Jeon, Sanghun
    ADVANCED FUNCTIONAL MATERIALS, 2023, 33 (07)
  • [48] Dual-configuration in-memory computing bitcells using SiOx RRAM for binary neural networks
    Kingra, Sandeep Kaur
    Parmar, Vivek
    Negi, Shubham
    Bricalli, Alessandro
    Piccolboni, Giuseppe
    Regev, Amir
    Nodin, Jean-Francois
    Molas, Gabriel
    Suri, Manan
    APPLIED PHYSICS LETTERS, 2022, 120 (03)
  • [49] An Energy-Efficient and High Throughput in-Memory Computing Bit-Cell With Excellent Robustness Under Process Variations for Binary Neural Network
    Saha, Gobinda
    Jiang, Zhewei
    Parihar, Sanjay
    Cao, Xi
    Higman, Jack
    Ul Karim, Muhammed Ahosan
    IEEE ACCESS, 2020, 8 : 91405 - 91414
  • [50] A Hardware and Energy-Efficient Online Learning Neural Network With an RRAM Crossbar Array and Stochastic Neurons
    Yeo, Injune
    Gi, Sang-Gyun
    Wang, Gunuk
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2021, 68 (11) : 11554 - 11564