Impact of down scaling on high frequency noise performance of bulk and SOI MOSFETs.

被引:0
|
作者
Dambrine, G [1 ]
Raynaud, C [1 ]
Vanmackelberg, M [1 ]
Danneville, F [1 ]
Pailloncy, G [1 ]
Lepilliet, S [1 ]
Raskin, JP [1 ]
机构
[1] IEMN, F-59652 Villeneuve Dascq, France
来源
关键词
D O I
10.1117/12.497141
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
Parameters limiting the: improvement of high frequency noise characteristics for deep submicron MOSFETs with the downscaling process of the channel gate length are analyzed experimentally and analytically. It is demonstrated that the intrinsic Pucel's noise P, R, C parameters are not strongly modified by the device scaling. The limitation of the noise performance versus the downscaling process is mainly related to the frequency performance (f(max)) of the device. It is demonstrated that for MOSFETs with optimized source, drain and gate access, the degradation of the maximum oscillation frequency is mainly related to the increase of the parasitic feedback gate-to-drain capacitance and output conductance with the physical channel length reduction. Optimization of these internal parameters is needed to further improve the high frequency noise performance of ultra deep submicron MOSFETs. But the window of optimization for sub-100 nm gate length MOSFETs will be very narrow.
引用
收藏
页码:105 / 119
页数:15
相关论文
共 50 条
  • [41] Low frequency noise and hot-carrier reliability in advanced SOI MOSFETs
    Dieudonné, F
    Haendler, S
    Jomaah, J
    Balestra, F
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 985 - 997
  • [42] MOSFETs scaling down: Avantages and disadvantages for high temperature applications
    Kilchytska, V
    Vancaillie, L
    de Meyer, K
    Flandre, D
    SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR-ON-INSULATOR STRUCTURES AND DEVICES OPERATING IN A HARSH ENVIRONMENT, 2005, 185 : 185 - 190
  • [43] High frequency noise of MOSFETs - I - Modeling
    Chen, CH
    Deen, MJ
    SOLID-STATE ELECTRONICS, 1998, 42 (11) : 2069 - 2081
  • [44] HIGH-FREQUENCY THERMAL NOISE IN MOSFETS
    BARIL, WA
    CHOE, HM
    VANDERZIEL, A
    HSU, ST
    SOLID-STATE ELECTRONICS, 1978, 21 (03) : 589 - 592
  • [45] High frequency low noise potentialities of down to 65nm technology nodes MOSFETs
    Dambrine, G.
    Gloria, D.
    Scheer, P.
    Raynaud, C.
    Danneville, F.
    Lepilliet, S.
    Siligaris, A.
    Pailloncy, G.
    Martineau, B.
    Bouhana, E.
    Valentin, R.
    GAAS 2005: 13th European Gallium Arsenide and Other Compound Semiconductors Application Symposium, Conference Proceedings, 2005, : 97 - 100
  • [46] Impact of the pattern layout on radio-frequency performance of thin-film SOI power MOSFETs
    Matsumoto, S
    Mino, M
    ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2004, : 245 - 248
  • [47] Impact of geometrical scaling on high-frequency noise in SiGe HBTs
    Gao, Pan
    Zhang, Wan-Rong
    Qiu, Jian-Jun
    Yang, Jing-Wei
    Jin, Dong-Yue
    Xie, Hong-Yun
    Zhang, Jing
    Zhang, Zheng-Yuan
    Liu, Dao-Guang
    Wang, Jian-An
    Xu, Xue-Liang
    Gongneng Cailiao yu Qijian Xuebao/Journal of Functional Materials and Devices, 2007, 13 (05): : 495 - 498
  • [48] EXCESS HIGH-FREQUENCY NOISE AND FLICKER NOISE IN MOSFETS
    TAKAGI, K
    VANDERZIEL, A
    SOLID-STATE ELECTRONICS, 1979, 22 (03) : 289 - 292
  • [49] 2D ensemble Monte Carlo modelling of bulk and FD SOI MOSFETs:: active layer thickness and noise performance
    Rengel, R
    Pardo, D
    Martín-Martínez, MJ
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (04) : S199 - S201
  • [50] Comparative analysis of the RF and noise performance of bulk and single-gate ultra-thin SOI MOSFETs by numerical simulation
    Eminente, S
    Alessandrini, M
    Fiegna, C
    SOLID-STATE ELECTRONICS, 2004, 48 (04) : 543 - 549