An efficient method for terminal reduction of interconnect circuits considering delay variations

被引:19
|
作者
Liu, P [1 ]
Tan, SXD [1 ]
Li, H [1 ]
Qi, ZY [1 ]
Kong, J [1 ]
McGaughy, B [1 ]
He, L [1 ]
机构
[1] Univ Calif Riverside, Dept Elect Engn, Riverside, CA 92521 USA
来源
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS | 2005年
关键词
D O I
10.1109/ICCAD.2005.1560176
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper proposes a novel method to efficiently reduce the terminal number of general linear interconnect circuits with a large number of input and/or output terminals considering delay variations. Our new algorithm is motivated by the fact that VLSI interconnect circuits have many similar terminals in terms of their timing and delay metrics due to their closeness in structure or due to mathematic approximation using meshing in finite difference or finite element scheme during the extraction process. By allowing some delay tolerance or variations, we can reduce many similar terminals and keep a small number of representative terminals. After terminal reduction, traditional model order reduction methods can achieve more compact models and improve simulation efficiency. The new method, TERMMERG, is based on the moments of the circuits as the metrics for the timing or delay. It then employs singular value decomposition (SVD) method to determine the optimum number of clusters based on the low-rank approximation. After this the K-means clustering algorithm is used to cluster the moment of the terminals into different clusters. Experimental results on a number of real industry interconnect circuits demonstrate the effectiveness of the proposed method.
引用
收藏
页码:821 / 826
页数:6
相关论文
共 50 条
  • [41] An Efficient Method for Analyzing On-Chip Thermal Reliability Considering Process Variations
    Lee, Yu-Min
    Huang, Pei-Yu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (03)
  • [42] An efficient statistical method to estimate average power in sequential circuits considering input sensitivities
    Chen, ZP
    Roy, K
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 189 - 193
  • [43] Efficient delay test generation for modular circuits
    Ravikumar, CP
    Agrawal, N
    Agarwal, P
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 220 - 225
  • [44] Efficient delay yield estimate of digital circuits
    Jiang, XH
    Allan, GA
    ELECTRONICS LETTERS, 1999, 35 (24) : 2109 - 2110
  • [45] Efficient delay-insensitive RSFQ circuits
    Patra, P
    Fussell, DS
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 413 - 418
  • [46] An efficient method for estimating switching activity in arithmetic circuits using a lumped delay model
    Schindler, K
    Sridhar, R
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 119 - 123
  • [47] Modeling and calculating of interconnect delay by considering the influence of inductance effect and process fluctuations
    Yang Y.
    Chai C.-C.
    Dong G.
    Yang Y.-T.
    Leng P.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2010, 37 (03): : 513 - 519
  • [48] Fast buffered delay estimation considering process variations
    Fang, Tien-Ting
    Wang, Ting-Chi
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 702 - +
  • [49] A configuration method for structured P2P overlay network considering delay variations
    Kitani, Tomoya
    Nakamura, Yoshitaka
    2009 INTERNATIONAL CONFERENCE ON NETWORK-BASED INFORMATION SYSTEMS, 2009, : 547 - +
  • [50] Gate Resizing for Soft Error Rate Reduction in Nano-scale Digital Circuits Considering Process Variations
    Raji, Mohsen
    Ghavami, Behnam
    Pedram, Hossein
    2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 445 - 452