Analysis and Optimization of SRAM Robustness for Double Patterning Lithography

被引:1
|
作者
Joshi, Vivek [1 ]
Agarwal, Kanak [1 ]
Blaauw, David [1 ]
Sylvester, Dennis [1 ]
机构
[1] Univ Michigan, Dept EECS, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/ICCAD.2010.5654105
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Double patterning lithography (DPL) is widely considered the only lithography solution for 32nm and several subsequent technology nodes. DPL decomposes and prints the critical layout shapes in two exposures, leading to mismatch between adjacent devices due to systematic offsets between the two exposures. This results in adjacent devices with different mean critical dimension (CD), and uncorrelated CD variation. Such a mismatch can increase functional failures in SRAM cells and degrade yield. This paper analyzes the impact of DPL on functional failures in SRAM bitcells, and proposes a DPL-aware SRAM sizing scheme to effectively mitigate yield losses. Experimental results based on 45nm industrial models and test chip measurements show that DPL can significantly impact SRAM cell robustness. Using the proposed DPL-aware sizing scheme, the SRAM cell failure probability can be reduced by up to 3.6X. Also, for iso-robustness, cells optimized by the proposed approach have 7.9% lower dynamic energy as compared to non-DPL aware sizing optimization.
引用
收藏
页码:25 / 31
页数:7
相关论文
共 50 条
  • [31] Design Dependent SRAM PUF Robustness Analysis
    Cortez, Mafalda
    Hamdioui, Said
    Ishihara, Ryoichi
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,
  • [32] Optimization of microsphere optical lithography for nano-patterning
    Dvoretckaia, Liliia N.
    Mozharov, Alexey M.
    Berdnikov, Yury
    Mukhin, Ivan Sergeevich
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2022, 55 (09)
  • [33] Optimization for Multiple Patterning Lithography with Cutting Process and Beyond
    Kuang, Jian
    Young, Evangeline Fy.
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 43 - 48
  • [34] Fast and scalable parallel layout decomposition in double patterning lithography
    Zhao, Wei
    Yao, Hailong
    Cai, Yici
    Sinha, Subarna
    Chiang, Charles
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 175 - 183
  • [35] A Mask Generation Approach to Double Patterning Technology with Inverse Lithography
    Kim, Sang-Kon
    Oh, Hye-Keun
    Jung, Young-Dae
    An, Ilsin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (11) : 8333 - 8337
  • [36] Advanced metrology for the 14 nm node double patterning lithography
    Carau, D.
    Bouyssou, R.
    Dezauzier, C.
    Besacier, M.
    Gourgon, C.
    OPTICAL MICRO- AND NANOMETROLOGY V, 2014, 9132
  • [37] Assessing Chip-Level Impact of Double Patterning Lithography
    Jeong, Kwangok
    Kahng, Andrew B.
    Topaloglu, Rasit O.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 122 - 130
  • [38] Variability analysis of Self-Timed SRAM robustness
    Burns, Frank
    Baz, Abdullah
    Shang, Delong
    Yakovlev, Alex
    2013 23RD INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2013, : 24 - 31
  • [39] Pixelated source mask optimization for process robustness in optical lithography
    Jia, Ningning
    Lam, Edmund Y.
    OPTICS EXPRESS, 2011, 19 (20): : 19384 - 19398
  • [40] Patterning organic transistors by dry-etching: The double layer lithography
    Liu, Shiyi
    Al-Shadeedi, Akram
    Kaphle, Vikash
    Keum, Chang-Min
    Lussem, Bjorn
    ORGANIC ELECTRONICS, 2017, 45 : 124 - 130