Analysis and Optimization of SRAM Robustness for Double Patterning Lithography

被引:1
|
作者
Joshi, Vivek [1 ]
Agarwal, Kanak [1 ]
Blaauw, David [1 ]
Sylvester, Dennis [1 ]
机构
[1] Univ Michigan, Dept EECS, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/ICCAD.2010.5654105
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Double patterning lithography (DPL) is widely considered the only lithography solution for 32nm and several subsequent technology nodes. DPL decomposes and prints the critical layout shapes in two exposures, leading to mismatch between adjacent devices due to systematic offsets between the two exposures. This results in adjacent devices with different mean critical dimension (CD), and uncorrelated CD variation. Such a mismatch can increase functional failures in SRAM cells and degrade yield. This paper analyzes the impact of DPL on functional failures in SRAM bitcells, and proposes a DPL-aware SRAM sizing scheme to effectively mitigate yield losses. Experimental results based on 45nm industrial models and test chip measurements show that DPL can significantly impact SRAM cell robustness. Using the proposed DPL-aware sizing scheme, the SRAM cell failure probability can be reduced by up to 3.6X. Also, for iso-robustness, cells optimized by the proposed approach have 7.9% lower dynamic energy as compared to non-DPL aware sizing optimization.
引用
收藏
页码:25 / 31
页数:7
相关论文
共 50 条
  • [21] Impact of Pellicle on Overlay in Double Patterning Lithography
    Loeffler, Oliver
    Laske, Frank
    Ferber, Michael
    Roeth, Klaus-Dieter
    Chua, Lin
    Jin, You Seung
    Marcuccilli, Gino
    Nagaswami, Venkat
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXV, PT 1 AND PT 2, 2011, 7971
  • [22] Comprehensive Performance Analysis of Interconnect Variation by Double and Triple Patterning Lithography Processes
    Kim, Youngmin
    Lee, Jaemin
    Ryu, Myunghwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (06) : 824 - 831
  • [23] Double-patterning requirements for optical lithography and prospects for optical extension without double patterning
    Hazelton, Andrew J.
    Wakamoto, Shinji
    Hirukawa, Shigeru
    McCallum, Martin
    Magome, Nobutaka
    Ishikawa, Jun
    Lapeyre, Celine
    Guilmeau, Isabelle
    Barnola, Sebastien
    Gaugiran, Stephanie
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2009, 8 (01):
  • [24] Across wafer CD uniformity optimization by wafer film scheme at double patterning Lithography process
    Lin, Hsiao-Chiang
    Li, Yang-Liang
    Wang, Shiuan-Chuan
    Liu, Chien-Hung
    Wang, Zih-Song
    Hsuh, Jhung-Yuin
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVIII, 2014, 9050
  • [25] Lithography, lithography simulation, double patterning, multiple patterning, self-aligned DP, SADP, SATP, SAMP
    Kim, Sang-Kon
    Journal of Nanoscience and Nanotechnology, 2014, 14 (12) : 9454 - 9458
  • [26] Double Patterning Lithography Study with High Overlay Accuracy
    Kikuchi, Takahisa
    Shirata, Yosuke
    Yasuda, Masahiko
    Iriuchijima, Yasuhiro
    Takemasa, Kengo
    Tanaka, Ryo
    Hazelton, Andrew
    Ishii, Yuuki
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640
  • [27] Mask image position correction for double patterning lithography
    Saito, Masato
    Itoh, Masamitsu
    Ikenaga, Osamu
    Ishigo, Kazutaka
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [28] Wafer based mask characterization for double patterning lithography
    de Kruif, Robert
    Bubke, Karsten
    Janssen, Gert-Jan
    van der Heijden, Eddy
    Fochler, Joerg
    Dusa, Mircea
    Peters, Jan Hendrik
    de Haas, Paul
    Connolly, Brid
    EMLC 2008: 24TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2008, 6792
  • [29] Double Patterning Lithography-Aware Analog Placement
    Chien, Hsing-Chih Chang
    Ou, Hung-Chih
    Chen, Tung-Chieh
    Kuan, Ta-Yu
    Chang, Yao-Wen
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [30] Overlay error components in double-patterning lithography
    Nagaswami, Venkat R.
    Sinha, Jaydeep
    Veeraraghavan, Sathish
    Laske, Frank
    Izikson, Pavel
    Robinson, John C.
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 26 - 28