Analysis and Optimization of SRAM Robustness for Double Patterning Lithography

被引:1
|
作者
Joshi, Vivek [1 ]
Agarwal, Kanak [1 ]
Blaauw, David [1 ]
Sylvester, Dennis [1 ]
机构
[1] Univ Michigan, Dept EECS, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/ICCAD.2010.5654105
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Double patterning lithography (DPL) is widely considered the only lithography solution for 32nm and several subsequent technology nodes. DPL decomposes and prints the critical layout shapes in two exposures, leading to mismatch between adjacent devices due to systematic offsets between the two exposures. This results in adjacent devices with different mean critical dimension (CD), and uncorrelated CD variation. Such a mismatch can increase functional failures in SRAM cells and degrade yield. This paper analyzes the impact of DPL on functional failures in SRAM bitcells, and proposes a DPL-aware SRAM sizing scheme to effectively mitigate yield losses. Experimental results based on 45nm industrial models and test chip measurements show that DPL can significantly impact SRAM cell robustness. Using the proposed DPL-aware sizing scheme, the SRAM cell failure probability can be reduced by up to 3.6X. Also, for iso-robustness, cells optimized by the proposed approach have 7.9% lower dynamic energy as compared to non-DPL aware sizing optimization.
引用
收藏
页码:25 / 31
页数:7
相关论文
共 50 条
  • [1] Design-Patterning Co-optimization of SRAM Robustness for Double Patterning Lithography
    Joshi, Vivek
    Agarwal, Kanak
    Sylvester, Dennis
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 713 - 718
  • [2] Double Patterning Optimization in 20nm SRAM Design
    Lin, Qi
    Hisamura, Toshiyuki
    Chong, Nui
    Pan, Hans
    Wu, Yun
    Chang, Jonathan
    Wu, Xin
    PHOTOMASK TECHNOLOGY 2014, 2014, 9235
  • [3] Timing Analysis and Optimization Implications of Bimodal CD Distribution in Double Patterning Lithography
    Jeong, Kwangok
    Kahng, Andrew B.
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 486 - 491
  • [4] Analyzing the Impact of Double Patterning Lithography on SRAM Variability in 45nm CMOS
    Joshi, Vivek
    Wieckowski, Michael
    Chen, Gregory K.
    Blaauw, David
    Sylvester, Dennis
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [5] A statistical yield optimization framework for interconnect in double patterning lithography
    Mirsaeedi, Minoo
    Anis, Mohab
    MICROELECTRONICS JOURNAL, 2011, 42 (11) : 1231 - 1238
  • [6] Double patterning in nanoimprint lithography
    Okada, Makoto
    Miyake, Hiroto
    Iyoshi, Shuso
    Yukawa, Takao
    Katase, Tetsuya
    Tone, Katsuhiko
    Haruyama, Yuichi
    Matsui, Shinji
    MICROELECTRONIC ENGINEERING, 2013, 112 : 139 - 142
  • [7] Double patterning lithography for DRAM
    Kim, Seo-Min
    Koo, Sun-Young
    Lim, Chang-Moon
    MICROLITHOGRAPHY WORLD, 2007, 16 (03): : 4 - +
  • [8] DOUBLE-PATTERNING LITHOGRAPHY
    Arnold, William H.
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2009, 8 (01):
  • [9] Mask characterization for double patterning lithography
    Bubke, Karsten
    Cotte, Eric
    Peters, Jan Hendrik
    de Kruif, Robert
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730
  • [10] Enabling immersion lithography and double patterning
    Monahan, Kevin M.
    Widmann, Amir
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXI, PTS 1-3, 2007, 6518