Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure

被引:5
|
作者
Wang, Wei-Cheng [1 ]
Tsai, Meng-Chen [1 ]
Lin, Yi-Ping [1 ]
Tsai, Yi-Jen [1 ]
Lin, Hsin-Chih [1 ]
Chen, Miin-Jang [1 ]
机构
[1] Natl Taiwan Univ, Dept Mat Sci & Engn, Taipei 106, Taiwan
关键词
Metal oxide semiconductor (MOS); Atomic layer deposition (ALD); Buffer layer; NH3; plasma; Zirconium dioxide (ZrO2); Aluminum nitride (AlN); TA2O5; THIN-FILMS; ELECTRICAL-PROPERTIES; THERMAL-STABILITY; LEAKAGE-CURRENT; AIN-SI; DEPOSITION; ALUMINUM; ZRO2; CAPACITANCE; AL2O3;
D O I
10.1016/j.matchemphys.2016.09.054
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The gate stack composed of a crystalline ZrO2 high-K dielectric and an AlN buffer layer treated with the remote NH3 plasma was proposed and developed. The AlN buffer layer was introduced between the crystalline ZrO2 and the Si substrate to suppress the low-K silicate interfacial layer, leading to a reduction in CET. The f(g) was also suppressed by the AlN buffer layer by three orders of magnitude. In addition, the decrease of At could be accomplished because of the hydrogen passivation from the remote NH3 plasma used for the AlN deposition. Moreover, the remote NH3 plasma treatment on the AlN buffer layer further reduces the CET, D-it, and J(g) due to deactivation of the nitrogen vacancies. Accordingly, a low CET (in accumulation region) of 1.21 nm, D-it (at mid gap) of 5.32 x 10(11) cm(-2) eV(-1), and J(g) (at flatband voltage-1V) of 1.09 x 10(-5) A/cm(2) were achieved in the crystalline ZrO2/AlN buffer gate stack treated with the remote NH3 plasma. The result indicated that the crystalline high-K dielectrics/AlN buffer layer is a promising gate stack to improve the sub-nanometer CET scaling. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:291 / 297
页数:7
相关论文
共 50 条
  • [1] High-K gate stack breakdown statistics modeled by correlated interfacial layer and high-k breakdown path
    Ribes, G.
    Mora, P.
    Monsieur, F.
    Rafik, M.
    Guarin, F.
    Yang, G.
    Roy, D.
    Chang, W. L.
    Stathis, J.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 364 - 368
  • [2] Graded Crystalline HfO2 Gate Dielectric Layer for High-k/Ge MOS Gate Stack
    Lee, Chan Ho
    Yang, Jeong Yong
    Heo, Junseok
    Yoo, Geonwook
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 295 - 299
  • [3] Improvement of metal gate/high-k dielectric CMOSFETs characteristics by atomic layer etching of high-k gate dielectric
    Min, K. S.
    Park, C.
    Kang, C. Y.
    Park, C. S.
    Park, B. J.
    Kim, Y. W.
    Lee, B. H.
    Lee, Jack C.
    Bersuker, G.
    Kirsch, P.
    Jammy, R.
    Yeom, G. Y.
    SOLID-STATE ELECTRONICS, 2013, 82 : 82 - 85
  • [4] Reliability of high-k dielectrics and its dependence on gate electrode and interfacial high-k bi-layer structure
    Kim, YH
    Choi, R
    Jha, R
    Lee, JH
    Misra, V
    Lee, JC
    MICROELECTRONICS RELIABILITY, 2004, 44 (9-11) : 1513 - 1518
  • [5] Suppression of GeOx interfacial layer and enhancement of the electrical performance of the high-K gate stack by the atomic-layer-deposited AlN buffer layer on Ge metal-oxide-semiconductor devices
    Wang, Chin-I.
    Chang, Teng-Jan
    Wang, Chun-Yuan
    Yin, Yu-Tung
    Shyue, Jing-Jong
    Lin, Hsin-Chih
    Chen, Miin-Jang
    RSC ADVANCES, 2019, 9 (02) : 592 - 598
  • [6] Impact of interfacial layer and transition region on gate current performance for high-K gate dielectric stack: Its tradeoff with gate capacitance
    Fan, YY
    Xiang, Q
    An, J
    Register, LF
    Banerjee, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (02) : 433 - 439
  • [7] Role of interfacial layer on breakdown of TiN/High-K gate stacks
    Chowdhury, N. A.
    Misra, D.
    Bersuker, G.
    Young, C.
    Choi, R.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2007, 154 (12) : G298 - G306
  • [8] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    Journal of Applied Physics, 2006, 100 (05):
  • [9] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (05)
  • [10] Silicon nanowire NVM with high-k gate dielectric stack
    Zhu, Xiaoxiao
    Gu, D.
    Li, Qiliang
    Ioannou, D. E.
    Baumgart, H.
    Suehle, J. S.
    Richter, C. A.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1957 - 1960