Quadruple Cross-Coupled Dual-Interlocked-Storage-Cells-Based Multiple-Node-Upset-Tolerant Latch Designs

被引:48
|
作者
Yan, Aibin [1 ,2 ]
Ling, Yafei [1 ,2 ]
Cui, Jie [1 ,2 ]
Chen, Zhili [1 ,2 ]
Huang, Zhengfeng [3 ]
Song, Jie [1 ,2 ]
Girard, Patrick [4 ]
Wen, Xiaoqing [5 ]
机构
[1] Anhui Univ, Sch Comp Sci & Technol, Hefei 230601, Peoples R China
[2] Anhui Engn Lab IoT Secur Technol, Hefei 230601, Peoples R China
[3] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Peoples R China
[4] Univ Montpellier, CNRS, Lab Informat Robot & Microelect Montpellier, F-34095 Montpellier, France
[5] Kyushu Inst Technol, Grad Sch Comp Sci & Syst Engn, Fukuoka 8208502, Japan
基金
中国国家自然科学基金;
关键词
Circuit reliability; radiation hardening; soft error; single-node upset; double-node upset; triple-node upset; HIGH-PERFORMANCE; FLIP-FLOP; CMOS; SEU; COST; SRAM;
D O I
10.1109/TCSI.2019.2959007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
First, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUCT) latch, featuring quadruple cross-coupled dual-interlocked-storage-cells (DICEs) with a C-element. Due to the existence of sufficient feedback loops, the latch can achieve complete DNU toleration. Second, this paper proposes an improved DNUCT latch (referred to as the TNUCT latch) by inserting a redundant level of C-elements at the output stage to intercept node-upset errors accumulated in the upstream DICEs so as to completely tolerate any possible triple-node-upset (TNU). Simulation results demonstrate the robustness of the proposed latches. These innovative latches are also cost-effective due to the use of high-speed transmission paths, clock gating, and fewer transistors. Compared with the typical TNU hardened latch (TNUHL) design that can completely tolerate any TNU, the proposed TNUCT latch reduces the delay-power-area product by approximate 98%. The proposed latches have less or equivalent sensitivity to process, voltage, and temperature variation effects compared with reference latches.
引用
收藏
页码:879 / 890
页数:12
相关论文
共 19 条
  • [1] A Sextuple Cross-Coupled Dual-Interlocked-Storage-Cell based Multiple-Node-Upset Self-Recoverable Latch
    Yan, Aibin
    Qian, Kuikui
    Cui, Jie
    Cui, Ningning
    Ni, Tianming
    Huang, Zhengfeng
    Wen, Xiaoqing
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2021,
  • [2] A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch
    Cui, Xiaole
    Zhang, Qixue
    Cui, Xiaoxin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 50 - 58
  • [3] Design of self-recovering low-cost multiple-node-upset-tolerant latch
    Li, Hongchen
    Zhao, Xiaofeng
    Li, Jie
    INTEGRATION-THE VLSI JOURNAL, 2025, 101
  • [4] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Zhengfeng Huang
    Zishuai Li
    Liting Sun
    Huaguo Liang
    Tianming Ni
    Aibin Yan
    Journal of Electronic Testing, 2024, 40 : 19 - 30
  • [5] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Huang, Zhengfeng
    Li, Zishuai
    Sun, Liting
    Liang, Huaguo
    Ni, Tianming
    Yan, Aibin
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (01): : 19 - 30
  • [6] An enhanced interlocked feedback structure-based dual-node upset resilient latch
    Bai, Na
    Liu, Zhiwei
    Wen, Xiaoqing
    Xu, Yaohua
    Wang, Yi
    Chen, Jian
    Zhu, Wenhao
    MICROELECTRONICS JOURNAL, 2025, 157
  • [7] Novel Quadruple-Node-Upset-Tolerant Latch Designs With Optimized Overhead for Reliable Computing in Harsh Radiation Environments
    Yan, Aibin
    Xu, Zhelong
    Feng, Xiangfeng
    Cui, Jie
    Chen, Zhili
    Ni, Tianming
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 404 - 413
  • [8] Low-Complexity Double-Node-Upset Resilient Latch Design Using Novel Stacked Cross-Coupled Elements
    Kang, Young-Min
    Park, Jung-Jin
    Kim, Geon-Hak
    Chang, Ik-Joon
    Kim, Jinsang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3619 - 3623
  • [9] Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Based on Cross-Interlocking
    Huang, Zhengfeng
    Ai, Lei
    Jiang, Xinyu
    Wang, Xiaolei
    Lu, Yingchun
    Pan, Jun
    Song, Tai
    Wen, Xiaoqing
    Yan, Aibin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (04) : 1595 - 1608
  • [10] Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch Based on Polarity Design and Source-Isolation Technologies
    Hao, Licai
    Zhang, Xinyi
    Dai, Chenghu
    Zhao, Qiang
    Lu, Wenjuan
    Peng, Chunyu
    Zhou, Yongliang
    Lin, Zhiting
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (04) : 597 - 608