A high-performance Switching Element for a Multistage Interconnection Network

被引:0
|
作者
Aude, JS [1 ]
Young, MT [1 ]
Bronstein, G [1 ]
机构
[1] UFRJ, Inst Matemat & Nucl Computacao Eletr, Rio De Janeiro, Brazil
关键词
D O I
10.1109/SBCCI.1998.715430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design of the Switching Element of the Multistage Interconnection Network used within Multiplus, a distributed shaved memory multiprocessor The switching element consists of a 2x2 crossbar switch, fifo buffers at each input, arbitration and some additional control logic. Its first implementation has been carried out using Altera EPLDs and the Max+PlusII system. The implementation described in this paper is targetted to AMS 0.8 mu/5V double-metal CMOS technology and uses Synopsys tools to perform the logic synthesis step. This implementation is expected to provide better performance since a faster technology and larger fifo input buffers are used. In fact, the critical paths analysis within the designed circuit indicates that the new Switching Element implementation will be able to operate with a clock frequency 2.4 times higher than the previous EPLD implementation. In addition, the new Switching Element provides hardware support to message broadcasting which is expected to enhance Multiplus performance.
引用
收藏
页码:154 / 157
页数:4
相关论文
共 50 条