A low cost wafer level packaging process

被引:2
|
作者
Kapoor, R [1 ]
Khim, SY [1 ]
Hwa, GH [1 ]
机构
[1] United Test & Assembly Ctr S Pte Ltd, Singapore 554916, Singapore
来源
TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS | 2000年
关键词
D O I
10.1109/IEMT.2000.910713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today, semiconductors are being connected to other components of the system through three main interconnect technologies - Wirebond, TAB and Solder bump. Of the three technologies, use of solder bump provides the lowest impedance electrical path and a higher I/O density as compared to wirebond and TAB. Wafer bumping is often accompanied by a need for redistribution of the current carrying pads on the silicon in order to reduce the substrate cost and better manufacturing yields. Besides, there is a need to deposit a metallic layer (Under Bump Metallization) underneath the bump for good reliability of the packaged system. The two widely used processes used for depositing a thin metal film, either for redistribution or UBM are Physical Vapor Deposition (sputtering) and evaporation. These processes are significant contributors to the cost of the bumped wafer. In the packaging industry, there is also a drive for going towards wafer level packaging solutions in order to minimize the packaging cost and giving high production rates. This paper describes the development of a new wafer level process which minimizes the cost of the bumped wafer that requires redistribution of its bond pads and at the same time, offers the advantages of a wafer level packaging solution. The process is based on the concept of a build up technology that channels the bond pads to a large pitch array in order to make the interconnection to the board. The packaging technology will be suited for high frequency, small size, light weight applications. This process has the potential to drive the industry away from wire bonding to a one step wafer level interconnection process. The paper also provides the results of the characterization that was performed on the package.
引用
收藏
页码:94 / 101
页数:2
相关论文
共 50 条
  • [41] Back end process development for wafer level Chip Scale Packaging
    Chang, P
    Erhardt, R
    SMTA INTERNATIONAL PROCEEDINGS OF THE TECHNICAL PROGRAM, 1999, : 147 - 152
  • [42] Wafer-level processing cuts chip-stole packaging cost
    Morrison, D
    ELECTRONIC DESIGN, 1999, 47 (21) : 29 - 29
  • [43] Development of low-temperature wafer level vacuum packaging for microsensors
    Huang, WF
    Shie, JS
    Lee, C
    Gong, SC
    Peng, CJ
    DESIGN, CHARACTERIZATION, AND PACKAGING FOR MEMS AND MICROELECTRONICS, 1999, 3893 : 478 - 485
  • [44] Low temperature, wafer level Au-In bonding for ISM packaging
    Wang, Qian
    Jung, Kyudong
    Choi, Minseog
    Kim, Woonbae
    Ham, Sukjin
    Jeong, Byunggil
    Moon, Changyoul
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 498 - +
  • [45] Progression in a Novel Low Loss Photodielectric for Wafer Level Packaging (WLP)
    Han, Katherine
    Akatsuka, Yasumasa
    Nawrocki, Daniel
    Cordero, Jenna
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 556 - 563
  • [46] Low Temperature Dielectric Material for Embedded Micro Wafer Level Packaging
    Su, Nandar
    Rao, Vempati Srinivas
    Wee, Ho Soon
    Sharma, Gaurav
    Ying, Lim Ying
    Kumar, Aditya
    Damaruganath, Pinjala
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 197 - 201
  • [47] Dry film photo resists and polymers - The low cost option for standard and 3-D wafer level packaging
    Baumgartner, Tobias
    Hauck, Karin
    Toepper, Michael
    Manessis, Dion
    Ehrmann, Oswin
    Lang, Klaus-Dieter
    Liebsch, Werner
    Ehlin, Mats
    Itabashi, Toshiaki
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 50 - 54
  • [48] Wafer Bumping & Wafer Level Packaging for 300mm Wafer
    Oppert, Thomas
    Zakel, Elke
    Teutsch, Thorsten
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 42 - 42
  • [49] Material challenges for wafer level packaging
    Ma, BD
    Zhang, E
    Hong, SH
    Tong, Q
    Savoca, A
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 2000, : 68 - 73
  • [50] Future wafer level CSP packaging
    Simon, J
    2ND 1998 IEMT/IMC SYMPOSIUM, 1998, : 30 - 34