A low cost wafer level packaging process

被引:2
|
作者
Kapoor, R [1 ]
Khim, SY [1 ]
Hwa, GH [1 ]
机构
[1] United Test & Assembly Ctr S Pte Ltd, Singapore 554916, Singapore
来源
TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS | 2000年
关键词
D O I
10.1109/IEMT.2000.910713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today, semiconductors are being connected to other components of the system through three main interconnect technologies - Wirebond, TAB and Solder bump. Of the three technologies, use of solder bump provides the lowest impedance electrical path and a higher I/O density as compared to wirebond and TAB. Wafer bumping is often accompanied by a need for redistribution of the current carrying pads on the silicon in order to reduce the substrate cost and better manufacturing yields. Besides, there is a need to deposit a metallic layer (Under Bump Metallization) underneath the bump for good reliability of the packaged system. The two widely used processes used for depositing a thin metal film, either for redistribution or UBM are Physical Vapor Deposition (sputtering) and evaporation. These processes are significant contributors to the cost of the bumped wafer. In the packaging industry, there is also a drive for going towards wafer level packaging solutions in order to minimize the packaging cost and giving high production rates. This paper describes the development of a new wafer level process which minimizes the cost of the bumped wafer that requires redistribution of its bond pads and at the same time, offers the advantages of a wafer level packaging solution. The process is based on the concept of a build up technology that channels the bond pads to a large pitch array in order to make the interconnection to the board. The packaging technology will be suited for high frequency, small size, light weight applications. This process has the potential to drive the industry away from wire bonding to a one step wafer level interconnection process. The paper also provides the results of the characterization that was performed on the package.
引用
收藏
页码:94 / 101
页数:2
相关论文
共 50 条
  • [31] A 3-D packaging concept for cost effective packaging of MEMS and ASIC on wafer level
    Baumgartner, Tobias
    Toepper, Michael
    Klein, Matthias
    Schmid, Bernhard
    Knoedler, Dieter
    Kuisma, Heikki
    Nurmi, Sami
    Kattelus, Hannu
    Dekker, James
    Schachler, Ralph
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 7 - +
  • [32] Wafer-level packaging
    Van Driel, Willem Dirk
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03): : 358 - 358
  • [33] Wafer level packaging of MEMS
    Esashi, Masayoshi
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (07)
  • [34] HMIC Wafer Level Packaging
    Boles, Timothy
    Hoag, David
    Barter, Margaret
    Giacchino, Richard
    Hogan, Paul
    Goodrich, Joel
    2009 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2009), 2009, : 423 - 426
  • [35] Wafer level packaging for CSPs
    Hou, Michelle
    Semiconductor International, 1998, 21 (08): : 305 - 306
  • [36] HMIC Wafer Level Packaging
    Boles, Timothy
    Hoag, David
    Barter, Margaret
    Giacchino, Richard
    Hogan, Paul
    Goodrich, Joel
    2009 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2009, : 1776 - 1779
  • [37] Recent advances on a wafer-level flip chip packaging process
    Tong, Q
    Ma, B
    Zhang, E
    Savoca, A
    Nguyen, L
    Quentin, C
    Luo, S
    Li, H
    Fan, L
    Wong, CP
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 101 - 106
  • [38] Low-cost lithography for 300mm wafer packaging
    Hermanowski, J
    Cullmann, E
    MICROLITHOGRAPHY WORLD, 2004, 13 (02): : 4 - +
  • [39] Experimental Identification of Warpage Origination During the Wafer Level Packaging Process
    Zhu, Chunsheng
    Ning, Wenguo
    Lee, Heng
    Ye, Jiaotuo
    Xu, Gaowei
    Luo, Le
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 815 - 820
  • [40] Investigation on Solder Bump Process Polyimide Cracking for wafer level packaging
    Shi, Lei
    Chen, Lin
    Zhang, David Wei
    Liu, Evan
    Huang, Jin-Xin
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 1140 - 1145