Modeling and Analysis of Fault-tolerant Distributed Memories for Networks-on-Chip

被引:0
|
作者
BanaiyanMofrad, Abbas [1 ]
Dutt, Nikil [1 ]
Girao, Gustavo [2 ]
机构
[1] Univ Calif Irvine, Ctr Embedded Comp Syst, Irvine, CA 92697 USA
[2] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in technology scaling increasingly make Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With increasing area occupied by different on-chip memories, strategies for maintaining fault-tolerance of distributed on-chip memories become a major design challenge. We propose a system-level design methodology for scalable fault-tolerance of distributed on-chip memories in NoCs. We introduce a novel reliability clustering model for fault-tolerance analysis and shared redundancy management of onchip memory blocks. We perform extensive design space exploration applying the proposed reliability clustering on a block-redundancy fault-tolerant scheme to evaluate the tradeoffs between reliability, performance, and overheads. Evaluations on a 64-core chip multiprocessor (CMP) with an 8x8 mesh NoC show that distinct strategies of our case study may yield up to 20% improvements in performance gains and 25% improvement in energy savings across different benchmarks, and uncover interesting design configurations.
引用
收藏
页码:1605 / 1608
页数:4
相关论文
共 50 条
  • [21] A reconfigurable and adaptive routing method for fault-tolerant mesh-based networks-on-chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Plosila, Juha
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (07) : 630 - 640
  • [22] Fault-Tolerant Routing in Networks-on-Chip Using Self-Organizing Routing Algorithms
    Romanov, Aleksandr
    Myachin, Nikolay
    Sukhov, Andrei
    [J]. IECON 2021 - 47TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2021,
  • [23] Dynamic fault-tolerant routing algorithm for networks-on-chip based on localised detouring paths
    Vitkovskiy, Arseniy
    Soteriou, Vassos
    Nicopoulos, Chrysostomos
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (02): : 93 - 103
  • [24] Characterization and Implementation of Fault-Tolerant Vertical Links for 3-D Networks-on-Chip
    Loi, Igor
    Angiolini, Federico
    Fujita, Shinobu
    Mitra, Subhasish
    Benini, Luca
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (01) : 124 - 134
  • [25] A Fine-Grained Link-Level Fault-Tolerant Mechanism for Networks-on-Chip
    Vitkovskiy, Arseniy
    Soteriou, Vassos
    Nicopoulos, Chrysostomos
    [J]. 2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 447 - 454
  • [26] MUGEN: A High-Performance Fault-Tolerant Routing Algorithm for Unreliable Networks-on-Chip
    Charif, Amir
    Zergainoh, Nacer-Eddine
    Nicolaidis, Michael
    [J]. 2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 71 - 76
  • [27] Adaptive and Reconfigurable Fault-tolerant Routing Method for 2D Networks-on-Chip
    Bahrebar, Poona
    Stroobandt, Dirk
    [J]. 2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [28] Fault Tolerant Routing for Hierarchically Organized Networks-on-Chip
    Schley, Gert
    Radetzki, Martin
    [J]. 23RD EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2015), 2015, : 379 - 386
  • [29] FAULT-TOLERANT DATABASE USING DISTRIBUTED ASSOCIATIVE MEMORIES
    CHERKASSKY, V
    RAO, M
    WECHSLER, H
    [J]. INFORMATION SCIENCES, 1991, 53 (1-2) : 135 - 158
  • [30] A new Fault-tolerant and Congestion-aware Adaptive Routing Algorithm for Regular Networks-on-Chip
    Kia, Hamed S.
    Ababei, Cristinel
    [J]. 2011 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2011, : 2465 - 2472